L- and H-Tile Transceiver PHY User Guide

ID 683621
Date 12/04/2024
Public
Document Table of Contents

6.1. Reconfiguring Channel and PLL Blocks

The following table lists some of the available dynamic reconfiguration features in Stratix® 10 devices.

Table 155.   Stratix® 10 Dynamic Reconfiguration Feature Support
Reconfiguration Features
Channel Reconfiguration PMA analog features
  • VOD
  • Pre-emphasis
  • Continuous Time Linear Equalizer (CTLE)
  • Decision Feedback Equalization (DFE)
  • Variable Gain Amplifier (VGA)
TX PLL
  • TX local clock dividers
  • TX PLL switching
RX CDR
  • RX CDR settings
  • RX CDR reference clock switching
Reconfiguration of PCS blocks within the datapath
Datapath switching
  • Standard, Enhanced, PCS Direct
PLL Reconfiguration PLL settings
  • Counters
PLL reference clock switching