L- and H-Tile Transceiver PHY User Guide

ID 683621
Date 12/04/2024
Public
Document Table of Contents

2.3.16.1. PCS-Core Interface Ports: Enhanced PCS

Figure 31. PCS-Core Interface Port: Enhanced PCS
Note: In the following table, the tx_parallel_data and rx_parallel_data mappings shown are for a single channel. To determine the mappings for multi-channel designs, the user must scale the single channel mappings with the appropriate channel multipliers. For example, data[31:0] maps to tx_parallel_data[31:0] and rx_parallel_data[31:0] for single channel designs. For multi-channel designs, data[31:0] for every channel would map to tx_parallel_data[<n-1>80+31:<n-1>80] and rx_parallel_data[<n-1>80+31:<n-1>80], where <n> is the channel number.
Table 77.  Simplified Data Interface=Disabled, Double-Rate Transfer=Disabled
TX Port Function TX Port RX Port Function RX Port
Configuration-1, PMA Width-32, FPGA Fabric width-32
data[31:0] tx_parallel_data[31:0] data[31:0] rx_parallel_data[31:0]
tx_fifo_wr_en tx_parallel_data[79] rx_prbs_err rx_parallel_data[35]
    rx_prbs_done rx_parallel_data[36]
    rx_data_valid rx_parallel_data[79]
Configuration-2, PMA Width-40, FPGA Fabric width-40
data[39:0] tx_parallel_data[39:0] data[39:0] rx_parallel_data[39:0]
tx_fifo_wr_en tx_parallel_data[79] rx_data_valid rx_parallel_data[79]
Configuration-3, PMA Width-32/40/64, FPGA Fabric width-64/66/67
data[31:0] tx_parallel_data[31:0] data[31:0] rx_parallel_data[31:0]
data[63:32] tx_parallel_data[71:40] data[63:32] rx_parallel_data[71:40]
tx_control[3:0] tx_parallel_data[35:32] rx_control[3:0] rx_parallel_data[35:32]
tx_control[8:4] tx_parallel_data[76:72] rx_control[9:4] rx_parallel_data[77:72]
tx_enh_data_valid tx_parallel_data[36] rx_enh_data_valid rx_parallel_data[36]
tx_fifo_wr_en tx_parallel_data[79] rx_data_valid rx_parallel_data[79]
Note: In the following table, the tx_parallel_data and rx_parallel_data mappings shown are for a single channel. To determine the mappings for multi-channel designs, the user must scale the single channel mappings with the appropriate channel multipliers. For example, data[31:0] maps to tx_parallel_data[31:0] and rx_parallel_data[31:0] for single channel designs. For multi-channel designs, data[31:0] for every channel would map to tx_parallel_data[<n-1>80+31:<n-1>80] and rx_parallel_data[<n-1>80+31:<n-1>80], where <n> is the channel number.
Table 78.  Simplified Data Interface=Disabled, Double-Rate Transfer=Enabled
TX Port Function TX Port RX Port Function RX Port
Configuration-4, PMA Width-32, FPGA Fabric width-16
data[15:0] tx_parallel_data[15:0] (lower word) data[15:0] rx_parallel_data[15:0] (lower word)
data[31:16] tx_parallel_data[15:0] (upper word) data[31:16] rx_parallel_data[15:0] (upper word)
tx_word_marking_bit=0 tx_parallel_data[19] (lower word) rx_word_marking_bit=0 rx_parallel_data[39] (upper word)
tx_word_marking_bit=1 tx_parallel_data[19] (upper word) rx_word_marking_bit=1 rx_parallel_data[39] (lower word)
tx_fifo_wr_en tx_parallel_data[79] (lower and upper word) rx_data_valid rx_parallel_data[79] (lower and upper word)
Configuration-5, PMA Width-40, FPGA Fabric width-20
data[19:0] tx_parallel_data[19:0] (lower word) data[19:0] rx_parallel_data[19:0] (lower word)
data[39:20] tx_parallel_data[19:0] (upper word) data[39:20] rx_parallel_data[19:0] (upper word)
tx_word_marking_bit=0 tx_parallel_data[39] (lower word) rx_word_marking_bit=0 rx_parallel_data[39] (lower word)
tx_word_marking_bit=1 tx_parallel_data[39] (upper word) rx_word_marking_bit=1 rx_parallel_data[39] (upper word)
tx_fifo_wr_en tx_parallel_data[79] (lower and upper word) rx_data_valid rx_parallel_data[79] (lower and upper word)
Configuration-6, PMA Width-32/40/64, FPGA Fabric width-32
data[31:0] tx_parallel_data[31:0] (lower word) data[31:0] rx_parallel_data[31:0] (lower word)
data[63:32] tx_parallel_data[31:0] (upper word) data[63:32] rx_parallel_data[31:0] (upper word)
tx_control[3:0] tx_parallel_data[35:32] (lower word) rx_control[3:0] rx_parallel_data[35:32] (lower word)
tx_control[8:4] tx_parallel_data[36:32] (upper word) rx_control[9:4] rx_parallel_data[37:32] (upper word)
tx_word_marking_bit=0 tx_parallel_data[39] (lower word) rx_word_marking_bit=0 rx_parallel_data[39] (lower word)
tx_word_marking_bit=1 tx_parallel_data[39] (upper word) rx_word_marking_bit=1 rx_parallel_data[39] (upper word)
tx_enh_data_valid tx_parallel_data[36] (lower and upper word) rx_enh_data_valid rx_parallel_data[36] (lower and upper word)
tx_fifo_wr_en tx_parallel_data[79] (lower and upper word) rx_data_valid rx_parallel_data[79] (lower and upper word)