V-Series Transceiver PHY IP Core User Guide

ID 683171
Date 7/26/2022
Public
Document Table of Contents

11.2. Performance and Resource Utilization

The following table shows the typical expected device resource utilization for different configurations using the current version of the Intel® Quartus® Prime software targeting a Stratix V GX (5SGSMD612H35C2) device.

Table 149.  Low Latency PHY Performance and Resource Utilization—Stratix V GX Device  

Implementation

Number of

Lanes

Serialization Factor

Worst-Case Frequency

Combinational ALUTs

Dedicated Registers

Memory Bits

11 Gbps

1

32 or 40

599.16

112

95

0

11 Gbps

4

32 or 40

584.8

141

117

0

11 Gbps

10

32 or 40

579.71

192

171

0

6 Gbps (10 Gbps datapath)

1

32 or 40

608.27

111

93

0

6 Gbps (10 Gbps datapath)

4

32 or 40

454.96

141

117

0

6 Gbps (10 Gbps datapath)

10

32 or 40

562.75

192

171

0

6 Gbps (8 Gbps datapath)

1

32 or 40

607.16

113

93

0

6 Gbps (8 Gbps datapath)

4

32 or 40

639.8

142

117

0

6 Gbps (8 Gbps datapath)

10

32 or 40

621.89

193

171

0

3 Gbps (8 Gbps datapath)

1

8, 10, 16, or 20

673.4

114

93

0

3 Gbps (8 Gbps datapath)

4

8, 10, 16, or 20

594.88

142

117

0

3 Gbps (8 Gbps datapath)

10

8, 10, 16, or 20

667.67

193

171

0

.