External Memory Interface Handbook Volume 2: Design Guidelines: For UniPHY-based Device Families
9.2.1. Arria II Device PHY Timing Paths
| Timing Path |
Circuit Category |
Source |
Destination |
|---|---|---|---|
| Read Data (2) (6) |
Source-Synchronous |
Memory DQ, DQS Pins |
DQ Capture Registers in IOE |
| Write Data (2) (6) |
Source-Synchronous |
FPGA DQ, DQS Pins |
Memory DQ, DM, and DQS Pins |
| Address and command (2) |
Source-Synchronous |
FPGA CK/CK# and Addr/Cmd Pins |
Memory Input Pins |
| Clock-to-Strobe (2) |
Source-Synchronous |
FPGA CK/CK# and DQS Output Pins |
Memory Input Pins |
| Read Resynchronization (2) |
Calibrated |
IOE Capture Registers |
IOE Resynchronization Registers |
| Read Resynchronization (2) (5) |
Calibrated |
IOE Capture Registers |
Read FIFO in FPGA Core |
| PHY IOE-Core Paths (2) |
Source-Synchronous |
IOE Resynchronization Registers |
FIFO in FPGA Core |
| PHY and Controller Internal Paths (2) |
Internal Clock fMAX |
Core Registers |
Core Registers |
| I/O Toggle Rate (3) |
I/O |
FPGA Output Pin |
Memory Input Pins |
| Output Clock Specifications (Jitter, DCD) (4) |
I/O |
FPGA Output Pin |
Memory Input Pins |
| Notes to Table:
|
|||
The following figure shows the Arria II GX devices input datapath registers and circuit types.
The following figure shows the Arria II GZ devices input datapath registers and circuit types.