RapidIO II Intel® FPGA IP User Guide

ID 683444
Date 9/28/2020
Public
Document Table of Contents

1.2. Device Family Support

The following are the device support level definitions for Intel® FPGA IP cores:
  • Advance support - The IP core is available for simulation and compilation for this device family. Timing models include initial engineering estimates of delays based on early post-layout information. The timing models are subject to change as silicon testing improves the correlation between the actual silicon and the timing models. You can use this IP core for system architecture and resource utilization studies, simulation, pinout, system latency assessments, basic timing assessments (pipeline budgeting), and I/O transfer strategy (data-path width, burst depth, I/O standards tradeoffs).
  • Preliminary support - The IP core is verified with preliminary timing models for this device family. The IP core meets all functional requirements, but might still be undergoing timing analysis for the device family. It can be used in production designs with caution.
  • Final support - The IP core is verified with final timing models for this device family. The IP core meets all functional and timing requirements for the device family and can be used in production designs.
Table 1.  Device Family Support
Device Family Support Level
Intel® Cyclone® 10 GX Advance
Intel® Stratix® 10 Advance
Intel® Arria® 10 Final
Arria® V GX, GT, SX, and ST Final
Arria® V GZ Final
Cyclone® V Final
Stratix® V Final
Other device families No support