Intel® Arria® 10 Hard Processor System Technical Reference Manual

ID 683711
Date 8/28/2023
Public
Document Table of Contents

30.7. Interrupts Interface

The FPGA‑to‑HPS interrupts interface is connected to an Avalon interrupt sink BFM for simulation.

Table 270.  FPGA-to-HPS Interrupts Interface Simulation Model

Interface Name

BFM Instance Name

f2h_irq0

f2h_irq0_inst

f2h_irq1

f2h_irq1_inst

The HPS-to-FPGA peripheral interfaces are connected to conduit BFMs for simulation. When you enable the peripheral interrupt, the corresponding peripheral signal to the FPGA is exposed.

Table 271.  HPS-to-FPGA Peripherals Interrupt Interface Simulation Model
Interface Name BFM Instance Name
h2f_clkmgr_interrupt h2f_clkmgr_interrupt_inst
h2f_mpuwakeup_interrupt h2f_mpuwakeup_interrupt_inst
h2f_ncti_interrupt0 h2f_ncti_interrupt0_inst
h2f_ncti_interrupt1 h2f_ncti_interrupt1_inst
h2f_dma_interrupt0 h2f_dma_interrupt0_inst
h2f_dma_interrupt1 h2f_dma_interrupt1_inst
h2f_dma_interrupt2 h2f_dma_interrupt2_inst
h2f_dma_interrupt3 h2f_dma_interrupt3_inst
h2f_dma_interrupt4 h2f_dma_interrupt4_inst
h2f_dma_interrupt5 h2f_dma_interrupt5_inst
h2f_dma_interrupt6 h2f_dma_interrupt6_inst
h2f_dma_interrupt7 h2f_dma_interrupt7_inst
h2f_dma_abort_interrupt h2f_dma_abort_interrupt_inst
h2f_fpga_man_interrupt h2f_fpga_man_interrupt_inst
h2f_gpio0_interrupt h2f_gpio0_interrupt_inst
h2f_gpio1_interrupt h2f_gpio1_interrupt_inst
h2f_gpio2_interrupt h2f_gpio2_interrupt_inst
h2f_hmc_interrupt h2f_hmc_interrupt_inst
h2f_timer_l4sp_0_interrupt h2f_timer_l4sp_0_interrupt_inst
h2f_timer_l4sp_1_interrupt h2f_timer_l4sp_1_interrupt_inst
h2f_timer_sys_0_interrupt h2f_timer_sys_0_interrupt_inst
h2f_timer_sys_1_interrupt h2f_timer_sys_1_interrupt_inst
h2f_ecc_serr_interrupt h2f_ecc_serr_interrupt_inst
h2f_ecc_derr_interrupt h2f_ecc_derr_interrupt_inst
h2f_parity_l1_interrupt h2f_parity_l1_interrupt_inst
h2f_wdog0_interrupt h2f_wdog0_interrupt_inst
h2f_wdog1_interrupt h2f_wdog1_interrupt_inst