E-Tile Transceiver PHY User Guide

ID 683723
Date 9/30/2022
Public
Document Table of Contents

9.5.29. rsfec_corr_syms_cnt (High)

Register Name Description Address Addressing Mode
rsfec_corr_syms_cnt_0_hi RS-FEC number of 10b symbols corrected for the lane (high word: bits 63 to 32) 0x244 32-bits
rsfec_corr_syms_cnt_1_hi 0x24C
rsfec_corr_syms_cnt_2_hi 0x254
rsfec_corr_syms_cnt_3_hi 0x25C
The reset values in this table represents register values after a reset has completed.
Bit Name Description

SW Access

HW Access

Protection

Reset
31:0 stat Statistics value.

RO

WO

-

0x0000 0000

Did you find the information on this page useful?

Characters remaining:

Feedback Message