External Memory Interface Handbook Volume 3: Reference Material: For UniPHY-based Device Families

ID 683841
Date 3/06/2023
Public
Document Table of Contents

10.7.9. RLDRAM II Resource Utilization in Arria® V Devices

The following table shows typical resource usage of the RLDRAM II Controller with UniPHY Intel FPGA IP in the current version of the Intel® Quartus® Prime software for Arria® V devices.
Table 79.  Resource Utilization in Arria® V Devices  

PHY Rate

Memory Width (Bits)

Combinational ALUTs

Logic Registers

M10K Blocks

Memory (Bits)

Hard Memory Controller

Controller

Half

9

353

303

1

288

0

18

350

324

2

576

0

36

350

402

4

1152

0

PHY

Half

9

295

474

0

0

0

18

428

719

0

0

0

36

681

1229

0

0

0

Total

Half

9

705

777

1

288

0

18

871

1043

2

576

0

36

1198

1631

4

1152

0