AN 886: Intel® Agilex™ Device Design Guidelines

ID 683634
Date 8/26/2022
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

1. Introduction to the Intel® Agilex™ Device Design Guidelines

Updated for:
Intel® Quartus® Prime Design Suite 21.2

This document provides a set of design guidelines, recommendations, and a list of factors to consider for designs that use Intel® Agilex™ FPGAs. It is important to follow Intel recommendations throughout the design process for high-density, high-performance Intel® Agilex™ designs. This document also assists you with planning the FPGA and system early in the design process, which is crucial to successfully meet design requirements.

Note: This document does not include all Intel® Agilex™ device details and features. For more information about Intel® Agilex™ devices and features, refer to the respective Intel® Agilex™ User Guides.

The material references the Intel® Agilex™ device architecture as well as aspects of the Intel® Quartus® Prime software and third-party tools that you might use in your design. The guidelines presented in this document can improve productivity and avoid common design pitfalls.

This document does not include all the Intel® Agilex™ FPGA and Hard Processor System (HPS) device details, features or information on designing the hardware or software system.

For more information about the Intel® Agilex™ FPGA, refer to the Intel® Agilex™ Support page.

Note: Intel® recommends that you use Intel® Quartus® Prime Pro Edition and the Intel SoC FPGA Embedded Development Suite Pro to develop Intel® Agilex™ SoC designs. Hardware developed with Intel® Quartus® Prime Pro Edition only supports software developed with the Intel® SoC FPGA Embedded Development Suite Pro.