Visible to Intel only — GUID: uka1539984925943
Ixiasoft
1. About the P-tile Avalon® Intel® FPGA IPs for PCI Express
2. IP Architecture and Functional Description
3. Parameters
4. Interfaces
5. Advanced Features
6. Troubleshooting/Debugging
7. Document Revision History for the P-tile Avalon® Memory-mapped Intel FPGA IP for PCI Express User Guide
A. Configuration Space Registers
4.1. Overview
4.2. Clocks and Resets
4.3. Avalon® -MM Interface
4.4. Serial Data Interface
4.5. Hard IP Status Interface
4.6. Interrupt Interface
4.7. Hot Plug Interface (RP Only)
4.8. Power Management Interface
4.9. Configuration Output Interface
4.10. Hard IP Reconfiguration Interface
4.11. PHY Reconfiguration Interface
A.2.1. Intel-Defined VSEC Capability Header (Offset 00h)
A.2.2. Intel-Defined Vendor Specific Header (Offset 04h)
A.2.3. Intel Marker (Offset 08h)
A.2.4. JTAG Silicon ID (Offset 0x0C - 0x18)
A.2.5. User Configurable Device and Board ID (Offset 0x1C - 0x1D)
A.2.6. General Purpose Control and Status Register (Offset 0x30)
A.2.7. Uncorrectable Internal Error Status Register (Offset 0x34)
A.2.8. Uncorrectable Internal Error Mask Register (Offset 0x38)
A.2.9. Correctable Internal Error Status Register (Offset 0x3C)
A.2.10. Correctable Internal Error Mask Register (Offset 0x40)
Visible to Intel only — GUID: uka1539984925943
Ixiasoft
A.2. Intel-Defined VSEC Capability Registers
31 : 20 | 19 : 16 | 15 : 8 | 7 : 0 | PCIe Byte Offset |
---|---|---|---|---|
Next Cap Offset | Version | PCI Express* Extended Capability ID | 00h | |
VSEC Length | VSEC Rev | VSEC ID | 04h | |
Intel Marker | 08h | |||
JTAG Silicon ID DW0 | 0Ch | |||
JTAG Silicon ID DW1 | 10h | |||
JTAG Silicon ID DW2 | 14h | |||
JTAG Silicon ID DW3 | 18h | |||
CvP Status | User Configurable Device/Board ID | 1Ch | ||
CvP Mode Control | 20h | |||
CvP Data 2 | 24h | |||
CvP Data | 28h | |||
CvP Programming Control | 2Ch | |||
General Purpose Control and Status | 30h | |||
Uncorrectable Internal Error Status Register | 34h | |||
Uncorrectable Internal Error Mask Register | 38h | |||
Correctable Error Status Register | 3Ch | |||
Correctable Error Mask Register | 40h | |||
SSM IRQ Request & Status | 44h | |||
SSM IRQ Result Code 1 Shadow | 48h | |||
SSM IRQ Result Code 2 Shadow | 4Ch | |||
SSM Mailbox | 50h | |||
SSM Credit 0 Shadow | 54h | |||
SSM Credit 1 Shadow | 58h |
Section Content
Intel-Defined VSEC Capability Header (Offset 00h)
Intel-Defined Vendor Specific Header (Offset 04h)
Intel Marker (Offset 08h)
JTAG Silicon ID (Offset 0x0C - 0x18)
User Configurable Device and Board ID (Offset 0x1C - 0x1D)
General Purpose Control and Status Register (Offset 0x30)
Uncorrectable Internal Error Status Register (Offset 0x34)
Uncorrectable Internal Error Mask Register (Offset 0x38)
Correctable Internal Error Status Register (Offset 0x3C)
Correctable Internal Error Mask Register (Offset 0x40)