Video and Vision Processing Suite IP User Guide

ID 683329
Date 3/30/2025
Public

Visible to Intel only — GUID: vok1640173675269

Ixiasoft

Document Table of Contents
1. About the Video and Vision Processing Suite 2. Getting Started with the Video and Vision Processing IPs 3. Video and Vision Processing IPs Functional Description 4. Video and Vision Processing IP Interfaces 5. Video and Vision Processing IP Registers 6. Video and Vision Processing IPs Software Programming Model 7. Protocol Converter IP 8. 1D LUT IP 9. 3D LUT IP 10. Adaptive Noise Reduction IP 11. Advanced Test Pattern Generator IP 12. AXI-Stream Broadcaster IP 13. Bits per Color Sample Adapter IP 14. Black Level Correction IP 15. Black Level Statistics IP 16. Chroma Key IP 17. Chroma Resampler IP 18. Clipper IP 19. Clocked Video Input IP 20. Clocked Video to Full-Raster Converter IP 21. Clocked Video Output IP 22. Color Plane Manager IP 23. Color Space Converter IP 24. Defective Pixel Correction IP 25. Deinterlacer IP 26. Demosaic IP 27. FIR Filter IP 28. Frame Cleaner IP 29. Full-Raster to Clocked Video Converter IP 30. Full-Raster to Streaming Converter IP 31. Genlock Controller IP 32. Generic Crosspoint IP 33. Genlock Signal Router IP 34. Guard Bands IP 35. Histogram Statistics IP 36. Interlacer IP 37. Mixer IP 38. Pixels in Parallel Converter IP 39. Scaler IP 40. Stream Cleaner IP 41. Switch IP 42. Text Box IP 43. Tone Mapping Operator IP 44. Test Pattern Generator IP 45. Unsharp Mask IP 46. Video and Vision Monitor Intel FPGA IP 47. Video Frame Buffer IP 48. Video Frame Reader Intel FPGA IP 49. Video Frame Writer Intel FPGA IP 50. Video Streaming FIFO IP 51. Video Timing Generator IP 52. Vignette Correction IP 53. Warp IP 54. White Balance Correction IP 55. White Balance Statistics IP 56. Design Security 57. Document Revision History for Video and Vision Processing Suite User Guide

37.2. Mixer IP Parameters

The Mixer IP offers run-time and compile-time parameters.
Table 649.  Mixer IP Parameters
Parameter Value Description
Video data format
Lite mode On or off Turn on to use the lite variant of the Intel FPGA Streaming Video protocol.
Bits per color sample 8 to 16 Select the number of bits per color sample.
Number of color planes 1 to 4 Select the number of pixels transmitted every clock cycle at the input interface.
Number of pixels in parallel 1 to 8 Select the number of pixels transmitted every clock cycle at the output interface.
Control settings
Memory-mapped control interface On or off Turn on to enable the Avalon memory-mapped control agent interface and allow runtime configuration via the register map. You must have the Avalon memory-mapped control agent interface if you turn on Lite mode.
Algorithm settings
Number of layers 2 to 8 Total number of mixers layers, including the base layer (layer 0).
Do rounding On or off Turn on to apply round-half-up logic at the end of the alpha blending mathematics for each layer. If this feature is not enabled then all fraction bits are cropped without rounding.
Layer 1: Use restricted offsets On or off Turn on for the restricted offsets for mixer layer 1.
Layer 1: Alpha blending mode No blending, Alpha from command, Alpha from data, Alpha from command or data Set the alpha blending mode for mixer layer 1.
Layer 2: Use restricted offsets On or off Turn on for the restricted offsets for mixer layer 2.
Layer 2: Alpha blending mode No blending, Alpha from command, Alpha from data, Alpha from command or data Set the alpha blending mode for mixer layer 2.
Layer 3: Use restricted offsets On or off Turn on for the restricted offsets for mixer layer 3.
Layer 3: Alpha blending mode No blending, Alpha from command, Alpha from data, Alpha from command or data Set the alpha blending mode for mixer layer 3.
Layer 4: Use restricted offsets On or off Turn on for the restricted offsets for mixer layer 4.
Layer 4: Alpha blending mode No blending, Alpha from command, Alpha from data, Alpha from command or data Set the alpha blending mode for mixer layer 4.
Layer 5: Use restricted offsets On or off Turn on for the restricted offsets for mixer layer 5.
Layer 5: Alpha blending mode No blending, Alpha from command, Alpha from data, Alpha from command or data Set the alpha blending mode for mixer layer 5.
Layer 6: Use restricted offsets On or off Turn on for the restricted offsets for mixer layer 6.
Layer 6: Alpha blending mode No blending, Alpha from command, Alpha from data, Alpha from command or data Set the alpha blending mode for mixer layer 6.
Layer 7: Use restricted offsets On or off Turn on for the restricted offsets for mixer layer 7.
Layer 7: Alpha blending mode No blending, Alpha from command, Alpha from data, Alpha from command or data Set the alpha blending mode for mixer layer 7.
General
Extra pipeline level 0 to 3 Set the number of additional register stages to add the pipeline.
Debug features On or off Turn on to read back writeable registers via the control agent interface.
Separate clock for control interface On or off Turn on for a separate clock for the control agent interface.