Visible to Intel only — GUID: bpz1655476736003
Ixiasoft
1. About the Video and Vision Processing Suite
2. Getting Started with the Video and Vision Processing IPs
3. Video and Vision Processing IPs Functional Description
4. Video and Vision Processing IP Interfaces
5. Video and Vision Processing IP Registers
6. Video and Vision Processing IPs Software Programming Model
7. Protocol Converter IP
8. 1D LUT IP
9. 3D LUT IP
10. Adaptive Noise Reduction IP
11. Advanced Test Pattern Generator IP
12. AXI-Stream Broadcaster IP
13. Bits per Color Sample Adapter IP
14. Black Level Correction IP
15. Black Level Statistics IP
16. Chroma Key IP
17. Chroma Resampler IP
18. Clipper IP
19. Clocked Video Input IP
20. Clocked Video to Full-Raster Converter IP
21. Clocked Video Output IP
22. Color Plane Manager IP
23. Color Space Converter IP
24. Defective Pixel Correction IP
25. Deinterlacer IP
26. Demosaic IP
27. FIR Filter IP
28. Frame Cleaner IP
29. Full-Raster to Clocked Video Converter IP
30. Full-Raster to Streaming Converter IP
31. Genlock Controller IP
32. Generic Crosspoint IP
33. Genlock Signal Router IP
34. Guard Bands IP
35. Histogram Statistics IP
36. Interlacer IP
37. Mixer IP
38. Pixels in Parallel Converter IP
39. Scaler IP
40. Stream Cleaner IP
41. Switch IP
42. Text Box IP
43. Tone Mapping Operator IP
44. Test Pattern Generator IP
45. Unsharp Mask IP
46. Video and Vision Monitor Intel FPGA IP
47. Video Frame Buffer IP
48. Video Frame Reader Intel FPGA IP
49. Video Frame Writer Intel FPGA IP
50. Video Streaming FIFO IP
51. Video Timing Generator IP
52. Vignette Correction IP
53. Warp IP
54. White Balance Correction IP
55. White Balance Statistics IP
56. Design Security
57. Document Revision History for Video and Vision Processing Suite User Guide
31.4.1. Achieving Genlock Controller Free Running (for Initialization or from Lock to Reference Clock N)
31.4.2. Locking to Reference Clock N (from Genlock Controller IP free running)
31.4.3. Setting the VCXO hold over
31.4.4. Restarting the Genlock Controller IP
31.4.5. Locking to Reference Clock N New (from Locking to Reference Clock N Old)
31.4.6. Changing to Reference Clock or VCXO Base Frequencies (switch between p50 and p59.94 video formats and vice-versa)
31.4.7. Disturbing a Reference Clock (a cable pull)
Visible to Intel only — GUID: bpz1655476736003
Ixiasoft
33.4. Genlock Signal Router IP Registers
The IP allows runtime configuration of parameters via Avalon memory-mapped processor register interface.
Offset | Register | Access | Description |
Parameterization registers | |||
0x000 | VID_PID | RO | Read this register to retrieve genlock signal router product ID. This register always returns 0x6FA7_0172. |
0x004 | VERSION_NUMBER | RO | Read this register to retrieve the version information for this IP. |
0x008 | PULSE_LENGTH | RO | Read this register to retrieve the number of clock cycles the start of frame pulse expects to be asserted high |
0x00C | Reserved | RO | |
0x010 | GENLOCK_INPUTS | RO | Read this register to retrieve the number of input ports |
0x014 | GENLOCK_OUTPUTS | RO | Read this register to retrieve the number of output ports |
0x018 | GENLOCK_OUTPUT_TYPE | RO | Read this register to retrieve the output type interface |
0x01C – 0x098 | INPUT_TYPE_{0 to 31} | RO | Read this register to retrieve the input type interface |
Core Specific Registers | |||
0x100 | GPIO_INPUT | RO | Read this register to retrieve the data loaded in the general-purpose input register |
0x104 | GPIO_OUTPUT | RW | Read this register to retrieve the data loaded in the general-purpose output register. Alternatively, set this register to load a value into it. |
0x180 | OUTPUT_PORT_0 | RW | Sets the configuration parameters for output each of the output ports |
0x184 | OUTPUT_PORT_1 | RW | |
0x188 | OUTPUT_PORT_2 | RW | |
0x18C | OUTPUT_PORT_3 | RW | |
0x190 | OUTPUT_PORT_4 | RW | |
0x194 | OUTPUT_PORT_5 | RW | |
0x198 | OUTPUT_PORT_6 | RW | |
0x19C | OUTPUT_PORT_7 | RW | |
0x1A0 | OUTPUT_PORT_8 | RW | |
0x1A4 | OUTPUT_PORT_9 | RW | |
0x1A8 | OUTPUT_PORT_10 | RW | |
0x1AC | OUTPUT_PORT_11 | RW | |
0x1B0 | OUTPUT_PORT_12 | RW | |
0x1B4 | OUTPUT_PORT_13 | RW | |
0x1B8 | OUTPUT_PORT_14 | RW | |
0x1BC | OUTPUT_PORT_15 | RW | |
0x1C0 | OUTPUT_PORT_16 | RW | |
0x1C4 | OUTPUT_PORT_17 | RW | |
0x1C8 | OUTPUT_PORT_18 | RW | |
0x1CC | OUTPUT_PORT_19 | RW | |
0x1D0 | OUTPUT_PORT_20 | RW | |
0x1D4 | OUTPUT_PORT_21 | RW | |
0x1D8 | OUTPUT_PORT_22 | RW | |
0x1DC | OUTPUT_PORT_23 | RW | |
0x1E0 | OUTPUT_PORT_24 | RW | |
0x1E4 | OUTPUT_PORT_25 | RW | |
0x1E8 | OUTPUT_PORT_26 | RW | |
0x1EC | OUTPUT_PORT_27 | RW | |
0x1E0 | OUTPUT_PORT_28 | RW | |
0x1F4 | OUTPUT_PORT_29 | RW | |
0x1F8 | OUTPUT_PORT_30 | RW | |
0x1FC | OUTPUT_PORT_31 | RW |
Bits | Description |
31:0 | Product Identification Number |
Bits | Description |
31:0 | IP Version Number |
Bits | Description |
31:0 | The number of clocks for the output genlock pulse |
Bits | Description |
31:0 | The number of input ports |
Bits | Description |
31:0 | The number of output ports |
Bits | Description |
31:0 | Type of output interface |
Bits | Description |
31:0 | Type of input interface |
Bits | Description |
31:0 | General-purpose input register |
Bits | Description |
31:0 | General-purpose output register |
Bits | Description |
31 | This field enables the output port |
4:0 | This field selects the input port to route to the output |