Cyclone® V devices provide a PLL for each group of three transceiver channels. These PLLs are located in a strip, where the strip refers to an area in the FPGA. 
 
   For the PLL in the strip, only PLL counter C[4..8] of the strip fractional PLLs are used in a clock network. PLL counter C[0..3] are used for supporting high-speed requirement of HSSI applications. 
 
   The total number of PLLs in the  Cyclone® V devices includes the PLLs in the PLL strip. However, the transceivers can only use the PLLs located in the strip. 
 
   The following figures show the physical locations of the fractional PLLs. Every index represents one fractional PLL in the device. The physical locations of the fractional PLLs correspond to the coordinates in the  Intel® Quartus® Prime Chip Planner. 
 
   
    Figure 50. PLL Locations for   Cyclone® V E A2 and A4 Devices This figure represents the top view of the silicon die that corresponds to a reverse view of the device package. 
     
     
   
    Figure 51. PLL Locations for   Cyclone® V GX C3 Device This figure represents the top view of the silicon die that corresponds to a reverse view of the device package. 
     
     
   
    Figure 52. PLL Locations for   Cyclone® V E A5 Device,   Cyclone® V GX C4 and C5 Devices, and   Cyclone® V GT D5 Device This figure represents the top view of the silicon die that corresponds to a reverse view of the device package. 
     
     
   
    Figure 53. PLL Locations for   Cyclone® V E A7 Device,   Cyclone® V GX C7 Device, and   Cyclone® V GT D7 Device This figure represents the top view of the silicon die that corresponds to a reverse view of the device package. 
     
     
   
    Figure 54. PLL Locations for   Cyclone® V E A9 Device,   Cyclone® V GX C9 Device, and   Cyclone® V GT D9 Device This figure represents the top view of the silicon die that corresponds to a reverse view of the device package. 
     
     
   
    Figure 55. PLL Locations for   Cyclone® V SE A2 and A4 Devices, and   Cyclone® V SX C2 and C4 Devices This figure represents the top view of the silicon die that corresponds to a reverse view of the device package. 
     
     
   
    Figure 56. PLL Locations for   Cyclone® V SE A5 and A6 Devices,   Cyclone® V SX C5 and C6 Devices, and   Cyclone® V ST D5 and D6 Devices This figure represents the top view of the silicon die that corresponds to a reverse view of the device package.