Cyclone® V Device Handbook: Volume 1: Device Interfaces and Integration

ID 683375
Date 10/18/2023
Public
Document Table of Contents

5.3.1. I/O Standards Support for FPGA I/O in Cyclone® V Devices

Table 32.  Supported I/O Standards in FPGA I/O for Cyclone® V Devices
I/O Standard Standard Support
3.3 V LVTTL/3.3 V LVCMOS JESD8-B
3.0 V LVTTL/3.0 V LVCMOS JESD8-B
3.0 V PCI 7 PCI Rev. 2.2
3.0 V PCI-X 8 PCI-X Rev. 1.0
2.5 V LVCMOS JESD8-5
1.8 V LVCMOS JESD8-7
1.5 V LVCMOS JESD8-11
1.2 V LVCMOS JESD8-12
SSTL-2 Class I JESD8-9B
SSTL-2 Class II JESD8-9B
SSTL-18 Class I JESD8-15
SSTL-18 Class II JESD8-15
SSTL-15 Class I
SSTL-15 Class II
1.8 V HSTL Class I JESD8-6
1.8 V HSTL Class II JESD8-6
1.5 V HSTL Class I JESD8-6
1.5 V HSTL Class II JESD8-6
1.2 V HSTL Class I JESD8-16A
1.2 V HSTL Class II JESD8-16A
Differential SSTL-2 Class I JESD8-9B
Differential SSTL-2 Class II JESD8-9B
Differential SSTL-18 Class I JESD8-15
Differential SSTL-18 Class II JESD8-15
Differential SSTL-15 Class I
Differential SSTL-15 Class II
Differential 1.8 V HSTL Class I JESD8-6
Differential 1.8 V HSTL Class II JESD8-6
Differential 1.5 V HSTL Class I JESD8-6
Differential 1.5 V HSTL Class II JESD8-6
Differential 1.2 V HSTL Class I JESD8-16A
Differential 1.2 V HSTL Class II JESD8-16A
LVDS ANSI/TIA/EIA-644
RSDS9
Mini-LVDS 10
LVPECL
SLVS JESD8-13
Sub-LVDS
HiSpi
SSTL-15 JESD79-3D
SSTL-135
SSTL-125
HSUL-12
Differential SSTL-15 JESD79-3D
Differential SSTL-135
Differential SSTL-125
Differential HSUL-12
7 3.3 V PCI I/O standard is not supported.
8 3.3 V PCI-X I/O standard is not supported. PCI-X does not meet the PCI-X I–V curve requirement at the linear region.
9 The Cyclone® V devices support true RSDS output standard with data rates of up to 230 Mbps using true LVDS output buffer types on all I/O banks.
10 The Cyclone® V devices support true mini-LVDS output standard with data rates of up to 340 Mbps using true LVDS output buffer types on all I/O banks.