AN 796: Cyclone® V and Arria® V SoC Device Design Guidelines

ID 683360
Date 3/30/2022
Public
Document Table of Contents

4.3.2.1. Consider the Need to Power Down the FPGA Portion While Keeping the HPS Running

GUIDELINE: Use a separate programmable regulator for FPGA supply to support powering down the FPGA while keeping the HPS running.

Cyclone® V/ Arria® V SoC devices offer the ability to power down the FPGA while keeping the HPS running. To do this, the FPGA VCC must be sourced from a programmable regulator that supports a control interface such as I2C. The Cyclone® V SoC Development Kit is an example of a development board that supports this feature. You can find information about the Cyclone® V SoC Development Kit at Cyclone® V SoC Development Kit and Intel® SoC FPGA Embedded Development Suite.

You can refer to the Cyclone® V SoC Smart Configuration design example to understand how to control the FPGA power supply regulator using the I2C connection from the HPS.