Visible to Intel only — GUID: dyw1572366429612
Ixiasoft
1. Intel® Hyperflex™ FPGA Architecture Introduction
2. Intel® Hyperflex™ Architecture RTL Design Guidelines
3. Compiling Intel® Hyperflex™ Architecture Designs
4. Design Example Walk-Through
5. Retiming Restrictions and Workarounds
6. Optimization Example
7. Intel® Hyperflex™ Architecture Porting Guidelines
8. Appendices
9. Intel® Hyperflex™ Architecture High-Performance Design Handbook Archive
10. Intel® Hyperflex™ Architecture High-Performance Design Handbook Revision History
2.4.2.1. High-Speed Clock Domains
2.4.2.2. Restructuring Loops
2.4.2.3. Control Signal Backpressure
2.4.2.4. Flow Control with FIFO Status Signals
2.4.2.5. Flow Control with Skid Buffers
2.4.2.6. Read-Modify-Write Memory
2.4.2.7. Counters and Accumulators
2.4.2.8. State Machines
2.4.2.9. Memory
2.4.2.10. DSP Blocks
2.4.2.11. General Logic
2.4.2.12. Modulus and Division
2.4.2.13. Resets
2.4.2.14. Hardware Re-use
2.4.2.15. Algorithmic Requirements
2.4.2.16. FIFOs
2.4.2.17. Ternary Adders
5.2.1. Insufficient Registers
5.2.2. Short Path/Long Path
5.2.3. Fast Forward Limit
5.2.4. Loops
5.2.5. One Critical Chain per Clock Domain
5.2.6. Critical Chains in Related Clock Groups
5.2.7. Complex Critical Chains
5.2.8. Extend to locatable node
5.2.9. Domain Boundary Entry and Domain Boundary Exit
5.2.10. Critical Chains with Dual Clock Memories
5.2.11. Critical Chain Bits and Buses
5.2.12. Delay Lines
Visible to Intel only — GUID: dyw1572366429612
Ixiasoft
3.2.3. Hyper-Retimer Readiness Rules
The following table provides a summary of all HRR rules:
Rule ID | Short Description | Severity | Stage | Device Supported |
---|---|---|---|---|
HRR-10003 | Registers on high fan-out non-clock global nets | Medium | Place |
|
HRR-10004 | High fan-out non-global nets | Low | Place |
|
HRR-10101 | Asynchronous clears | Medium | Analysis and Elaboration |
|
HRR-10102 | Synchronous clears | Medium | Analysis and Elaboration |
|
HRR-10105 | Registers with preserve assignment | Low | Analysis and Elaboration |
|
HRR-10106 | Signals with keep assignment | Low | Analysis and Elaboration |
|
HRR-10107 | Keep for maximum fan-out | Low | Analysis and Elaboration |
|
HRR-10108 | Pragma dont retime | Medium | Analysis and Elaboration |
|
HRR-10109 | Pragma dont replicate | Medium | Analysis and Elaboration |
|
HRR-10110 | Register retiming assignment | Medium | Analysis and Elaboration, Planned |
|
HRR-10115 | High fan-out signals | Low | Analysis and Elaboration |
|
HRR-10201 | Registers cannot power-up with don't care logic level | Low | Analysis and Elaboration |
|
HRR-10204 | Reset Release Instance Count Check | High | Analysis and Elaboration |
|