Intel® Agilex™ F-Series and I-Series LVDS SERDES User Guide
ID
721819
Date
11/30/2022
Public
A newer version of this document is available. Customers should click here to go to the newest version.
1. Intel® Agilex™ F-Series and I-Series LVDS SERDES Overview
2. Intel® Agilex™ F-Series and I-Series High-Speed SERDES Architecture
3. Intel® Agilex™ LVDS SERDES Transmitter
4. Intel® Agilex™ LVDS SERDES Receiver
5. Intel® Agilex™ High-Speed LVDS I/O Implementation Guide
6. Intel® Agilex™ LVDS SERDES Timing
7. LVDS SERDES Intel® FPGA IP Design Examples
8. Intel® Agilex™ F-Series and I-Series High-Speed SERDES Design Guidelines
9. Intel® Agilex™ F-Series and I-Series High-Speed SERDES Troubleshooting Guidelines
10. Documentation Related to the Intel® Agilex™ F-Series and I-Series LVDS SERDES User Guide
11. Document Revision History for the Intel® Agilex™ F-Series and I-Series LVDS SERDES User Guide
4.2.1.2. Center-Aligned inclock to rx_in
To specify a center-aligned relationship between inclock and rx_in, specify a 180° phase shift.
Figure 17. 180° Center-Aligned inclock ×8 Deserializer Waveform with a Single Rate Clock
The inclock to rx_in phase shift relationship you specify is independent of the inclock frequency.
To specify a center-aligned DDR inclock to rx_in relationship, specify a 180° phase shift.
Figure 18. 180° Center Aligned inclock ×x8 Deserializer Waveform with a DDR Clock