Visible to Intel only — GUID: mhi1435259378073
Ixiasoft
Visible to Intel only — GUID: mhi1435259378073
Ixiasoft
14.7.1.7. Eye Diagram
The Generate Eye Diagram feature uses calibration data patterns to determine margins at each Vref setting on both the FPGA pins and the memory device pins. A full calibration is done for each Vref setting. Other settings, such as DQ delay chains, will change for each calibration. At the end of a Generate Eye Diagram command, a default calibration is run to restore original behavior
The Generate Eye Diagram feature is available for DDR4 and QDR-IV protocols.
Did you find the information on this page useful?
Feedback Message
Characters remaining: