Arria® V Device Handbook: Volume 1: Device Interfaces and Integration

ID 683213
Date 10/18/2023
Public
Document Table of Contents

7.4.3.2. DLL Reference Clock Input for Arria V Devices

Table 81.  DLL Reference Clock Input from PLL Counter Outputs for Arria V GX A1 and A3, and Arria V GT C3 Devices—Preliminary
DLL PLL
1L 0L RC TC BC

DLL_T0

plldout[1:0]

plldout[1:0]

DLL_T1

plldout[1:0]

DLL_B0

plldout[1:0]

plldout[1:0]

DLL_B1

plldout[1:0]

DLL_R0

plldout[1:0]

Table 82.  DLL Reference Clock Input from PLL Counter Outputs for Arria V GX A5, A7, B1, and B3, and Arria V GT C7 and D3 Devices—Preliminary
DLL PLL
TL TR BR BL TC BC

DLL_T0

plldout[1:0]

plldout[1:0]

DLL_T1

plldout[1:0]

plldout[1:0]

DLL_B0

plldout[1:0]

plldout[1:0]

DLL_B1

plldout[1:0]

plldout[1:0]

Table 83.  DLL Reference Clock Input from PLL Counter Outputs for Arria V GX B5 and B7, and Arria V GT D7 Devices—Preliminary
DLL PLL
2L 2R 0R 0L TC BC

DLL_T0

plldout[1:0]

plldout[1:0]

DLL_T1

plldout[1:0]

plldout[1:0]

DLL_B0

plldout[1:0]

plldout[1:0]

DLL_B1

plldout[1:0]

plldout[1:0]

Table 84.  DLL Reference Clock Input for Arria V GZ E1 and E3 Devices
DLL PLL CLKIN
Center Corner Left Center Right

DLL_TL

CEN_X84_Y77

CEN_X84_Y68

COR_X0_Y81

COR_X0_Y72

CLK20P

CLK21P

CLK22P

CLK23P

CLK16P

CLK17P

CLK18P

CLK19P

DLL_TR

CEN_X84_Y77

CEN_X84_Y68

COR_X185_Y81

COR_X185_Y72

CLK16P

CLK17P

CLK18P

CLK19P

CLK12P

CLK13P

CLK14P

CLK15P

DLL_BR

CEN_X84_Y11

CEN_X84_Y2

COR_X185_Y10

COR_X185_Y1

CLK4P

CLK5P

CLK6P

CLK7P

CLK8P

CLK9P

CLK10P

CLK11P

DLL_BL

CEN_X84_Y11

CEN_X84_Y2

COR_X0_Y10

COR_X0_Y1

CLK0P

CLK1P

CLK2P

CLK3P

CLK4P

CLK5P

CLK6P

CLK7P

Table 85.  DLL Reference Clock Input for Arria V GZ E5 and E7 Devices
DLL PLL CLKIN
Center Corner Left Center Right

DLL_TL

CEN_X92_Y96

CEN_X92_Y87

COR_X0_Y100

COR_X0_Y91

CLK20P

CLK21P

CLK22P

CLK23P

CLK16P

CLK17P

CLK18P

CLK19P

DLL_TR

CEN_X92_Y96

CEN_X92_Y87

COR_X202_Y100

COR_X202_Y91

CLK16P

CLK17P

CLK18P

CLK19P

CLK12P

CLK13P

CLK14P

CLK15P

DLL_BR

CEN_X92_Y11

CEN_X92_Y2

COR_X202_Y10

COR_X202_Y1

CLK4P

CLK5P

CLK6P

CLK7P

CLK8P

CLK9P

CLK10P

CLK11P

DLL_BL

CEN_X92_Y11

CEN_X92_Y1

COR_X0_Y10

COR_X0_Y1

CLK0P

CLK1P

CLK2P

CLK3P

CLK4P

CLK5P

CLK6P

CLK7P

Table 86.  DLL Reference Clock Input from PLL Counter Outputs for Arria V SX B3 and B5, and Arria V ST D3 and D5 Devices—Preliminary
DLL PLL
2L 0R 0L TC BC

DLL_T0

plldout[1:0]

plldout[1:0]

DLL_B0

plldout[1:0]

plldout[1:0]

DLL_B1

plldout[1:0]

plldout[1:0]