Stratix® V Device Handbook: Volume 1: Device Interfaces and Integration

ID 683665
Date 10/18/2023
Public
Document Table of Contents

2.1.1. Embedded Memory Capacity in Stratix V Devices

Table 1.  Embedded Memory Capacity and Distribution in Stratix V Devices
Variant Member Code M20K MLAB Total RAM Bit (Kb)
Block RAM Bit (Kb) Block RAM Bit (Kb)
Stratix V GX A3 957 19,140 6,415 4,009 23,149
A4 1,900 38,000 7,925 4,953 42,953
A5 2,304 46,080 9,250 5,781 51,861
A7 2,560 51,200 11,736 7,335 58,535
A9 2,640 52,800 15,850 9,906 62,706
AB 2,640 52,800 17,960 11,225 64,025
B5 2,100 42,000 9,250 5,781 47,781
B6 2,660 53,200 11,270 7,043 60,243
B9 2,640 52,800 15,850 9,906 62,706
BB 2,640 52,800 17,960 11,225 64,025
Stratix V GT C5 2,304 46,080 8,020 5,012 51,092
C7 2,560 51,200 11,735 7,334 58,534
Stratix V GS D3 688 13,760 4,450 2,781 16,541
D4 957 19,140 6,792 4,245 23,385
D5 2,014 40,280 8,630 5,393 45,673
D6 2,320 46,400 11,000 6,875 53,275
D8 2,567 51,340 13,120 8,200 59,540
Stratix V E E9 2,640 52,800 15,850 9,906 62,706
EB 2,640 52,800 17,960 11,225 64,025