Stratix® V Device Handbook: Volume 1: Device Interfaces and Integration

ID 683665
Date 10/18/2023
Public
Document Table of Contents

4.1.1. Clock Resources in Stratix® V Devices

Table 21.  Clock Resources in Stratix® V Devices
Clock Resource Device Number of Resources Available Source of Clock Resource
Clock input pins All 48 single-ended or 24 differential CLK[0..23][p,n] pins
GCLK networks All 16 CLK[0..23][p,n] pins, PLL clock outputs, and logic array
RCLK networks All 92 CLK[0..23][p,n] pins, PLL clock outputs, and logic array
PCLK networks
  • Stratix® V GS D3 and  D4
  • Stratix® V GX A3 (with 24 transceivers)
210 DPA clock outputs, PLD-transceiver interface clocks, I/O pins, and logic array
  • Stratix® V GS D5
  • Stratix® V GX A3 (with 36 transceivers), A4, B5, and A6
282
  • Stratix® V GS D6 and D8
  • Stratix® V GT C5 and C7
  • Stratix® V GX A5 and A7
306
  • Stratix® V E E9 and EB
  • Stratix® V GX A9,  AB, B9, and BB
342

For more information about the clock input pins connections, refer to the pin connection guidelines.