Intel® Stratix® 10 Hard Processor System Technical Reference Manual

ID 683222
Date 1/25/2024
Public
Document Table of Contents

4.5.7. Cache Coherency Unit Clocks

Table 45.  CCU Clocks
System Clock Synchronous/Asynchronous Description
mpu_ccu_clk Synchronous Main clock for CCU. Fixed at 1/2× mpu_clk
mpu_periph_clk Synchronous Clock for CCU interface to GIC. Fixed at 1/4×mpu_clk