Intel® Quartus® Prime Standard Edition User Guide: Debug Tools

ID 683552
Date 9/24/2018
Public
Document Table of Contents

3.3.2. Stratix® V Debug System Configuration

For Stratix® V designs, the Transceiver Toolkit configuration requires instantiation of the JTAG to Avalon® Bridge and Reconfiguration Controller IP cores. Click Tools > IP Catalog to parameterize, generate, and instantiate the following debugging components for Stratix® V designs.
Table 36.   Stratix® V / 28nm Transceiver Toolkit IP Core Configuration
Component Debugging Functions Parameterization Notes Connect To
Transceiver Native PHY Supports all debugging functions
  • If Enable 10G PCS is enabled, 10G PCS protocol mode must be set to basic on the 10G PCS tab.
  • Avalon® -ST Data Pattern Checker
  • Avalon® -ST Data Pattern Generator
  • JTAG to Avalon® Master Bridge
  • Reconfiguration controller
Custom PHY Test all possible transceiver parallel data widths
  • Set lanes, group size, serialization factor, data rate, and input clock frequency to match your application.
  • Turn on Avalon® data interfaces.
  • Disable 8B/10B.
  • Set Word alignment mode to manual.
  • Disable rate match FIFO.
  • Disable byte ordering block.
  • Avalon® -ST Data Pattern Checker
  • Avalon® -ST Data Pattern Generator
  • JTAG to Avalon® Master Bridge
  • Reconfiguration controller
Low Latency PHY Test at more than 8.5 Gbps in GT devices or use of PMA direct mode (such as when using six channels in one quad)
  • Set Phase compensation FIFO mode to EMBEDDED above certain data rates and set to NONE for PMA direct mode.
  • Turn on Avalon® data interfaces.
  • Set serial loopback mode to enable serial loopback controls in the toolkit.
  • Avalon® -ST Data Pattern Checker
  • Avalon® -ST Data Pattern Generator
  • JTAG to Avalon® Master Bridge
  • Reconfiguration controller
Intel- Avalon® Data Pattern Generator Generates standard data test patterns at Avalon® -ST source ports
  • Select PRBS7, PRBS15, PRBS23, PRBS31, high frequency, or low frequency patterns.
  • Turn on Enable Bypass interface for connection to design logic.
  • PHY input port
  • JTAG to Avalon® Master Bridge
  • Your design logic
Intel- Avalon® Data Pattern Checker Validates incoming data stream against test patterns accepted on Avalon® streaming sink ports Specify a value for ST_DATA_W that matches the FPGA-fabric interface width.
  • PHY output port
  • JTAG to Avalon® Master Bridge
Reconfiguration Controller Supports PMA control and other transceiver settings
  • Connect the reconfiguration controller to
  • Connect reconfig_from_xcvr to reconfig_to_xcvr.
  • Enable Analog controls.
  • Turn on Enable Eye Viewerblock to enable signal eye analysis ( Stratix® V only)
  • Turn on Enable Bit Error Rate Block for BER testing
  • Turn on Enable decision feedback equalizer (DFE) block for link optimization
  • Enable DFE block
  • PHY input port
  • JTAG to Avalon® Master Bridge
JTAG to Avalon® Master Bridge Accepts encoded streams of bytes with transaction data and initiates Avalon® -MM transactions N/A
  • PHY input port
  • Avalon® -ST Data Pattern Checker
  • Avalon® -ST Data Pattern Generator
  • Reconfiguration Controller