Visible to Intel only — GUID: gws1637680832116
Ixiasoft
1. About the Video and Vision Processing Suite
2. Getting Started with the Video and Vision Processing IPs
3. Video and Vision Processing IPs Functional Description
4. Video and Vision Processing IP Interfaces
5. Video and Vision Processing IP Registers
6. Video and Vision Processing IPs Software Programming Model
7. Protocol Converter Intel® FPGA IP
8. 3D LUT Intel® FPGA IP
9. AXI-Stream Broadcaster Intel® FPGA IP
10. Chroma Resampler Intel® FPGA IP
11. Clipper Intel® FPGA IP
12. Clocked Video Input Intel® FPGA IP
13. Clocked Video to Full-Raster Converter Intel® FPGA IP
14. Clocked Video Output Intel® FPGA IP
15. Color Space Converter Intel® FPGA IP
16. Deinterlacer Intel® FPGA IP
17. FIR Filter Intel® FPGA IP
18. Frame Cleaner Intel® FPGA IP
19. Full-Raster to Clocked Video Converter Intel® FPGA IP
20. Full-Raster to Streaming Converter Intel® FPGA IP
21. Generic Crosspoint Intel® FPGA IP
22. Genlock Signal Router Intel® FPGA IP
23. Guard Bands Intel® FPGA IP
24. Mixer Intel® FPGA IP
25. Pixels in Parallel Converter Intel® FPGA IP
26. Scaler Intel® FPGA IP
27. Tone Mapping Operator Intel® FPGA IP
28. Test Pattern Generator Intel® FPGA IP
29. Video Frame Buffer Intel® FPGA IP
30. Video Streaming FIFO Intel® FPGA IP
31. Video Timing Generator Intel® FPGA IP
32. Warp Intel® FPGA IP
33. Design Security
34. Document Revision History for Video and Vision Processing Suite User Guide
Visible to Intel only — GUID: gws1637680832116
Ixiasoft
25.2. Pixels in Parallel IP Converter Parameters
Parameter | Allowed range | Description |
---|---|---|
Video data format | ||
Lite mode | On or off | Turn on to use the lite variant of the Intel FPGA Streaming Video protocol. |
Bits per color sample | 8 to 16 | Select the number of bits per color sample. |
Number of color planes | 1 to 4 | Select the number of color planes per pixel. |
Input pixels in parallel | 1 to 8 | Select the number of pixels in parallel at the input interface. |
Output pixels in parallel | 1 to 8 | Select the number of pixels in parallel at the output interface. |
Datapath settings | ||
Dual clock | On or off | Turn on to operate dual clocks. |
FIFO depth | 0, 32, 64, 128, 256, 1024, 2048 | Specify the depth of the FIFO in words (beats of data). Select 0 to omit the FIFO entirely. The FIFO depth must be > 0 if you turn on Dual clock. |
Control settings | ||
Separate clock for control interface | On or off | Turn on to enable a separate clock for the control agent interface. |
Debug features | On or off | Turn on to enable readback of frame info registers via the control agent interface. |
Pipeline optimization | ||
Pipeline ready signals | On or off | Turn on to add extra pipeline registers to the AXI4-S tready signals. |