Video and Vision Processing Suite Intel® FPGA IP User Guide

ID 683329
Date 8/08/2022
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

21.3. Generic Crosspoint IP Interfaces

Table 289.  Generic Crosspoint IP Interfaces
Name Direction Width Description
Clocks and Resets
main_clock In 1 Input and output crosspoint clock
main_reset In 1 Input and output crosspoint reset
cpu_clock In 1 Control interface clock
cpu_reset In 1 Control interface reset
Crosspoint interfaces
in_N In 1 to 1024 Crosspoint input ports, where N goes from 0 to 31
out_N Out 1 to 1024 Crosspoint output ports, where N goes from 0 to 31
Control Interfaces
av_mm_control_agent_address In 7 Avalon memory-mapped agent address
av_mm_control_agent_write In 1 Avalon memory-mapped agent write
av_mm_control_agent_writedata In 32 Avalon memory-mapped agent write data
av_mm_control_agent_byteenable In 4 Avalon memory-mapped agent byte enable
av_mm_control_agent_read In 1 Avalon memory-mapped agent read
av_mm_control_agent_readdata Out 32 Avalon memory-mapped agent read data
av_mm_control_agent_readdatavalid Out 1 Avalon memory-mapped agent read
av_mm_control_agent_waitrequest Out 1 Avalon memory-mapped agent wait request