Visible to Intel only — GUID: hdk1650965929699
Ixiasoft
1. About the Video and Vision Processing Suite
2. Getting Started with the Video and Vision Processing IPs
3. Video and Vision Processing IPs Functional Description
4. Video and Vision Processing IP Interfaces
5. Video and Vision Processing IP Registers
6. Video and Vision Processing IPs Software Programming Model
7. Protocol Converter Intel® FPGA IP
8. 3D LUT Intel® FPGA IP
9. AXI-Stream Broadcaster Intel® FPGA IP
10. Chroma Resampler Intel® FPGA IP
11. Clipper Intel® FPGA IP
12. Clocked Video Input Intel® FPGA IP
13. Clocked Video to Full-Raster Converter Intel® FPGA IP
14. Clocked Video Output Intel® FPGA IP
15. Color Space Converter Intel® FPGA IP
16. Deinterlacer Intel® FPGA IP
17. FIR Filter Intel® FPGA IP
18. Frame Cleaner Intel® FPGA IP
19. Full-Raster to Clocked Video Converter Intel® FPGA IP
20. Full-Raster to Streaming Converter Intel® FPGA IP
21. Generic Crosspoint Intel® FPGA IP
22. Genlock Signal Router Intel® FPGA IP
23. Guard Bands Intel® FPGA IP
24. Mixer Intel® FPGA IP
25. Pixels in Parallel Converter Intel® FPGA IP
26. Scaler Intel® FPGA IP
27. Tone Mapping Operator Intel® FPGA IP
28. Test Pattern Generator Intel® FPGA IP
29. Video Frame Buffer Intel® FPGA IP
30. Video Streaming FIFO Intel® FPGA IP
31. Video Timing Generator Intel® FPGA IP
32. Warp Intel® FPGA IP
33. Design Security
34. Document Revision History for Video and Vision Processing Suite User Guide
Visible to Intel only — GUID: hdk1650965929699
Ixiasoft
17.2. FIR Filter Parameters
The IP offers run- and compile-time parameters.
Parameter | Values | Description |
---|---|---|
Video Data Format | ||
Input bits per color sample | 8 to 16 | Select the number of input bits per color sample. |
Output bits per color sample | 8 to 16 | Select the number of output bits per color sample. |
Number of color planes | 1 to 4 | Select the number of color planes per pixel. |
Number of pixels in parallel | 1 to 8 | Select the number of pixels in parallel. |
Video Blanking | On or off | Turn on when the filtered video has blanking |
Maximum Frame Size | ||
Maximum field height | 32-16384 | Specify the maximum height of incoming frames |
Maximum field width | 32-16384 | Specify the maximum width of incoming frames |
Filter Parameters | ||
Vertical filter taps | 1-16 | Height of the FIR filter |
Horizontal filter taps | 1-16 | Width of the FIR filter |
Vertical kernel mirroring | On or Off | Turn on enable vertical symmetry |
Horizontal kernel mirroring | On or Off | Turn on enable horizontal symmetry |
Diagonal kernel mirroring | On or Off | Turn on diagonal symmetry |
Rounding method | Truncate, round half up or round half even | Select the rounding method of choice for the output of the filter |
Signed coefficients | On or Off | Turn on signed coefficients |
Coefficient integer bits | 0-18 | Select the number of the coefficient’s integer bits. The sum of integer bits + fraction bits cannot exceed 18 |
Coefficient fraction bits | 0-18 | Select the number of the coefficient’s fraction bits. The sum of integer bits + fraction bits cannot exceed 18 |
Control Parameters | ||
Runtime control | On or off | Turn on run-time coefficient loading via the Avalon memory-mapped interface |
Use fixed coefficients file | On or off | Turn on for a fixed coefficient file that the IP loads at compile time |
Fixed coefficients file | <file path> | Specify the fixed coefficients file path |
Figure 40. FIR Filter Parameters
