Intel Agilex® 7 M-Series FPGA Network-on-Chip (NoC) User Guide

ID 768844
Date 12/04/2023
Public
Document Table of Contents

8. Document Revision History of Intel Agilex® 7 M-Series FPGA Network-on-Chip (NoC) User Guide

Document Version Intel® Quartus® Prime Version Changes
2023.12.04 23.4
  • Updated Terminology for Intel Agilex® 7 M-Series FPGAs topic.
  • Added initiator and target numbering to diagrams in Horizontal Bandwidth Considerations topic.
  • Added Troubleshooting NoC Assignment Editor topic.
  • Updated screenshot in Compiling the NoC Design topic for latest Compilation Dashboard.
  • Added links to AN 1003: Multi Memory IP System Resource Planning for Intel Agilex® 7 M-Series FPGAs and other cross referencing enhancements throughout.
2023.10.12 23.3
  • Removed footnote indicting that the current version of software restricts device support for Intel Agilex® 7 M-series FPGAs and SoCs.
  • Updated Using NoC Example Designs topic to mention default read and write bandwidth settings.
  • Updated NoC Clock Control topic to mention AXI4 Lite targets in the High Bandwidth Memory (HBM2e) Interface Intel Agilex 7 FPGA IP and the External Memory Interfaces (EMIF) IP.
  • Revised Connecting NoC IP and Assigning Base Addresses in the Platform Designer Connection Flow topic to mention HPS AXI4.
  • Revised Connecting NoC IP and Assigning Base Addresses in the NoC Assignment Editor Connection Flow topic to mention HPS AXI4.
  • Revised Connectivity Guidelines: NoC Initiators for Fabric AXI4 Managers topic to mention Assign Base Addresses function.
  • Revised Connectivity Guidelines: NoC Targets for Fabric AXI4 Managers topic to mention Assign Base Addresses function.
  • Revised Connectivity Guidelines: NoC Clock Control topic to mention Assign Base Addresses function.
  • Revised Connectivity Guidelines: NoC Initiators for HPS topic to mention Assign Base Addresses function.
  • Revised Connectivity Guidelines: NoC Targets for HPS topic to mention Assign Base Addresses function.
  • Revised Step 2: Make Connection Assignments in the NoC Assignment Editor topic to describe the <Ungrouped> subtab.
  • Revised Step 3: Make Attribute Assignments in the NoC Assignment Editor topic to mention the <Ungrouped> subtab and Assign Base Addresses.
  • Added new NoC Connection and Addressing Examples section.
  • Revised Simulating NoC Designs topic to describe initiator-to-target-connections by registration function calls.
2023.07.05 23.2
  • Updated throughout to reflect support for Platform Designer connection flow and NoC Assignment Editor connection flow.
  • Updated throughout to reflect HPS-EMIF IP support.
  • Added new NoC Switch and Link Detail topic.
  • Updated NoC Design Flow Options topic for latest flows and comparison table.
  • Added new NoC Initiators for Hard Processor Systems topic.
  • Added new NoC Targets for Hard Processor Systems topic.
  • Added new NoC Initiators for Fabric AXI4 Managers topic.
  • Added new NoC Targets for Fabric AXI4 Managers topic.
  • Added new Connecting NoC IP and Assigning Base Addresses in the Platform Designer Connection Flow topic.
  • Added new Connecting NoC IP and Assigning Base Addresses in the NoC Assignment Editor Connection Flow topic.
  • Revised Connectivity Guidelines: NoC Initiators for Fabric AXI4 Managers topic.
  • Revised Connectivity Guidelines: NoC Targets for Fabric AXI4 Managers topic.
  • Added new Connectivity Guidelines: NoC Initiators for HPS topic.
  • Added new Connectivity Guidelines: NoC Targets for HPS
2023.05.22 23.1

Initial document release.