Arria® 10 Avalon® Streaming with SR-IOV IP for PCIe* User Guide
ID
683686
Date
9/12/2024
Public
1. Datasheet
2. Getting Started with the SR-IOV Design Example
3. Parameter Settings
4. Physical Layout
5. Interfaces and Signal Descriptions
6. Registers
7. Reset and Clocks
8. Programming and Testing SR-IOV Bridge MSI Interrupts
9. Error Handling
10. IP Core Architecture
11. Design Implementation
12. Debugging
13. Document Revision History
A. Transaction Layer Packet (TLP) Header Formats
B. Arria® 10 Avalon-ST with SR-IOV Interface for PCIe Solutions User Guide Archive
3.1. Parameters
3.2. Arria® 10 Avalon-ST Settings
3.3. Arria® 10 SR-IOV System Settings
3.4. Base Address Register (BAR) Settings
3.5. SR-IOV Device Identification Registers
3.6. Arria® 10 Interrupt Capabilities
3.7. Physical Function TLP Processing Hints (TPH)
3.8. Address Translation Services (ATS)
3.9. PCI Express and PCI Capabilities Parameters
3.10. PHY Characteristics
3.11. Example Designs
5.1. Avalon-ST TX Interface
5.2. Component-Specific Avalon-ST Interface Signals
5.3. Avalon-ST RX Interface
5.4. BAR Hit Signals
5.5. Configuration Status Interface
5.6. Clock Signals
5.7. Function-Level Reset (FLR) Interface
5.8. SR-IOV Interrupt Interface
5.9. Configuration Extension Bus (CEB) Interface
5.10. Implementing MSI-X Interrupts
5.11. Control Shadow Interface
5.12. Local Management Interface (LMI) Signals
5.13. Reset, Status, and Link Training Signals
5.14. Hard IP Reconfiguration Interface
5.15. Serial Data Signals
5.16. Test Signals
5.17. PIPE Interface Signals
5.18. Arria® 10 Development Kit Conduit Interface
6.1. Addresses for Physical and Virtual Functions
6.2. Correspondence between Configuration Space Registers and the PCIe Specification
6.3. PCI and PCI Express Configuration Space Registers
6.4. MSI Registers
6.5. MSI-X Capability Structure
6.6. Power Management Capability Structure
6.7. PCI Express Capability Structure
6.8. Advanced Error Reporting (AER) Enhanced Capability Header Register
6.9. Uncorrectable Error Status Register
6.10. Uncorrectable Error Mask Register
6.11. Uncorrectable Error Severity Register
6.12. Correctable Error Status Register
6.13. Correctable Error Mask Register
6.14. Advanced Error Capabilities and Control Register
6.15. Header Log Registers 0-3
6.16. SR-IOV Virtualization Extended Capabilities Registers
6.17. Virtual Function Registers
6.16.1. SR-IOV Virtualization Extended Capabilities Registers Address Map
6.16.2. ARI Enhanced Capability Header
6.16.3. SR-IOV Enhanced Capability Registers
6.16.4. Initial VFs and Total VFs Registers
6.16.5. VF Device ID Register
6.16.6. Page Size Registers
6.16.7. VF Base Address Registers (BARs) 0-5
6.16.8. Secondary PCI Express Extended Capability Header
6.16.9. Lane Status Registers
6.16.10. Transaction Processing Hints (TPH) Requester Enhanced Capability Header
12.1.1. Changing Between Serial and PIPE Simulation
12.1.2. Using the PIPE Interface for Gen1 and Gen2 Variants
12.1.3. Viewing the Important PIPE Interface Signals
12.1.4. Disabling the Scrambler for Gen1 and Gen2 Simulations
12.1.5. Disabling 8B/10B Encoding and Decoding for Gen1 and Gen2 Simulations
13.1. Document Revision History for the Arria® 10 Avalon® Streaming with SR-IOV IP for PCIe* User Guide
Date |
Version |
Changes Made |
---|---|---|
2024.09.12 | 20.4 | Added Notes with reset recommendations to the Reset and Clocks section. |
2022.01.11 | 20.4 | Corrected a bit value in Figure 63. Memory Read Request, 64-Bit Addressing. |
2020.12.14 | 20.4 | Added notes to the SR-IOV System Settings section in the Parameter Settings chapter to tie the VF assignment granularity restriction and user capabilities registers implementation recommendation to the appropriate parameters. |
2020.11.30 | 20.3 | Removed Tables for the PCI Express data throughput and recommended speed grades for Gen2 x4 mode from the Datasheet chapter because this mode is not supported by the Arria® 10 Avalon® Streaming with SR-IOV IP for PCI Express. |
2020.10.19 | 20.3 | Added a note clarifying the granularity restriction for assigning VFs to the Arria® 10 SR-IOV System Settings section. Added a note that includes the recommendation on how to implement user capabilities registers to the Configuration Extension Bus (CEB) Interface section. |
2020.10.05 | 20.3 | Added the Configuration Extension Bus (CEB) Interface section to the Interfaces and Signal Descriptions chapter. Updated the VF configuration space register mapping in the Virtual Function Registers section. |
2019.12.19 | 18.0.1 | Updated the signal descriptions and timing diagrams for the Function-Level Reset (FLR) Interface. |
2019.09.20 | 18.0.1 | Updated the maximum number of Physical Functions (PFs) supported from four to eight. |
2019.04.08 | 18.0 | Removed the duplicate PCI Express* Protocol Stack section. |
2018.12.28 | 18.0 | Added the note stating that the non-posted tag pool is shared across all enabled physical functions. |
2018.08.13 | 18.0 | Added the step to invoke Vsim to the instructions for running ModelSim simulations. |
2017.12.12 | 17.1 | Made the following changes:
|
2017.05.30 | 17.0 | Made the following changes to the user guide:
|
2017.05.15 | 17.0 | Made the following changes to the IP core:
Made the following changes to the user guide:
|
2017.03.15 | 17.0 | Rebranded as Intel. |
2016.10.31 | 16.1 | Made the following changes to the IP core:
Made the following changes to the user guide:
|
2016.05.02 | 16.0 | Redesigned the SR-IOV bridge. The 16.0 SR-IOV bridge includes the following changes:
Added the following new interfaces:
|
2015.11.02 | 15.1 | Made the following changes:
|
2015.06.05 | 15.0 | Added note in Physical Layout of Hard IP in Arria® 10 Devices to explain Arria® 10 design constraint that requires that if the lower HIP on one side of the device is configured with a Gen3 x4 or Gen3 x8 IP core, and the upper HIP on the same side of the device is also configured with a Gen3 IP core, then the upper HIP must be configured with a x4 or x8 IP core. |
2015.05.04 | 15.0 |
|
2014.12.15 | 14.1 | Initial release. |