Visible to Intel only — GUID: fbp1520633307447
Ixiasoft
Visible to Intel only — GUID: fbp1520633307447
Ixiasoft
3.2.3.3.1. Interrupt Signals Available when the PCIe Hard IP is an Endpoint
Signal |
Direction |
Description |
---|---|---|
The following signals are in the hip_clk clock domain | ||
intx_req_i[3:0] | Input |
The Bridge IP core exports these legacy interrupt request signals from the PCIe Hard IP directly to the Application Layer interface. When these signals go high, they indicate that an assertion of the corresponding INTx messages are requested. When they go low, they indicate that a deassertion of the corresponding INTx messages are requested. These signals are only present when legacy interrupts are enabled. |
Did you find the information on this page useful?
Feedback Message
Characters remaining: