JESD204B Intel® FPGA IP Design Example User Guide: Intel® Quartus® Prime Standard Edition

ID 683094
Date 10/31/2022
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

1.9. Document Revision History for the JESD204B Intel® FPGA IP Design Example User Guide

Document Version Intel® Quartus® Prime Version Changes
2022.10.31 22.1
  • Updated NCSim to Xcelium.
  • Updated the JESD204B Intel® FPGA IP Design Example User Guide Document Archives section.
  • Updated Qsys to Platform Designer (Standard).
Date Version Changes
November 2017 2017.11.06
  • Added note stating CMU PLL is not applicable to Arria 10 devices in Supported JESD204B IP Core Parameter Configurations and IP Parameter Settings for Generic Design Example.
  • Added note to System Clocking for the Design Example table about additional jitter introduced to the ATX, fPLL, and transmit PLL output when using reference clock from a cascaded PLL output, global clock or core clock network.
May 2017 2017.05.08
  • Rebranded to Intel.
  • Added note to state the design example caters is applicable for Intel® Quartus® Prime Standard Edition only.
October 2016 2016.10.31
  • Updated supported configuration.
  • Updated supported parameter values for static reconfiguration.
  • Added note stating that the Qsys does not allow multiple system with same name in Nios II Subsystem in Qsys.
  • Added steps in Compiling and Simulating Design.
  • Updated document title.
May 2016 2016.05.02 Initial release.