JESD204B Intel® FPGA IP Design Example User Guide: Intel® Quartus® Prime Standard Edition

ID 683094
Date 10/31/2022
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

1.7. Design Example with NIOS Control Unit

This design example with Nios II processor control unit provides an option if you need a software control flow for your JESD204B system.

Generate this design by selecting the NIOS Control option in the Example Design tab of the parameter editor. You can also generate a generic design by selecting the Generic Nios II Control option in the Generate generic example design selection. This design example has the following key features:

  • Supports Arria 10 devices only.
  • C-based software control flow implemented on a Nios II soft core processor.
  • Available as synthesizable design entity only.
    Note: No simulation model is provided for this design. If you need a design example that has a simulation model, use the RTL State Machine Control design example.
Figure 24. Nios II Control Unit Design Example Block Diagram