E-tile Hard IP User Guide: E-Tile Hard IP for Ethernet and E-Tile CPRI PHY Intel® FPGA IPs

ID 683468
Date 12/13/2021
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

3. About the E-Tile CPRI PHY Intel® FPGA IP

The E-Tile CPRI PHY Intel FPGA IP implements the physical layer (layer 1) specification based on the Common Public Radio Interface (CPRI) v7.0 Specification (2015-10-09) in Intel® Stratix® 10 and Intel® Agilex™ E-tile FPGA production devices. The IP supports up to 23 CPRI channels and the CPRI line rates of 2.4376, 3.0720, 4.9152, 6.1440, 9.8304 Gbps. This IP also supports 10.1376, 12.1651 and 24.33024 Gbps CPRI line rate with and without Reed-Solomon Forward Error Correction (RS-FEC).

Did you find the information on this page useful?

Characters remaining:

Feedback Message