Visible to Intel only — GUID: sss1400646714846
Ixiasoft
1. Intel® MAX® 10 FPGA Configuration Overview
2. Intel® MAX® 10 FPGA Configuration Schemes and Features
3. Intel® MAX® 10 FPGA Configuration Design Guidelines
4. Intel® MAX® 10 FPGA Configuration IP Core Implementation Guides
5. Dual Configuration Intel® FPGA IP Core References
6. Unique Chip ID Intel® FPGA IP Core References
7. Document Revision History for the Intel® MAX® 10 FPGA Configuration User Guide
3.1. Dual-Purpose Configuration Pins
3.2. Configuring Intel® MAX® 10 Devices using JTAG Configuration
3.3. Configuring Intel® MAX® 10 Devices using Internal Configuration
3.4. Implementing ISP Clamp in Intel® Quartus® Prime Software
3.5. Accessing Remote System Upgrade through User Logic
3.6. Error Detection
3.7. Enabling Data Compression
3.8. AES Encryption
3.9. Intel® MAX® 10 JTAG Secure Design Example
Visible to Intel only — GUID: sss1400646714846
Ixiasoft
2.1.2.2.2. Configuration Flash Memory Programming Time
Device | In-System Programming Time (s) | ||
---|---|---|---|
CFM2 | CFM1 | CFM0 | |
10M02 1 | — | — | 5.4 |
10M04 and 10M08 | 6.5 | 4.6 | 11.1 |
10M16 | 12.0 | 8.9 | 20.8 |
10M25 | 16.4 | 12.6 | 29.0 |
10M40 and 10M50 | 30.2 | 22.7 | 52.9 |
1 The CFM0 programming time for the 10M02SCU324 device is 11.1 s.