Intel® Agilex™ Hard Processor System Technical Reference Manual

ID 683567
Date 11/11/2022
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

7.3.4. FPGA-to-HPS and FPGA-to-SDRAM Restrictions

Intel® Agilex™ uses all of the signaling defined within the ARM® AMBA* AXI* and ACE-Lite* Protocol Specification, except for the AxDOMAIN signaling and AxBURST signaling.

The AXI* master in the FPGAFabric can set the AxUSER bits to 0x04 or 0xE0 on a per transaction basis to send the transaction either to the CCU directly or the SDRAM directly.