DSP Builder for Intel® FPGAs (Advanced Blockset): Handbook
A newer version of this document is available. Customers should click here to go to the newest version.
Visible to Intel only — GUID: zfe1470403617326
Ixiasoft
Visible to Intel only — GUID: zfe1470403617326
Ixiasoft
2.4. DSP Builder for Intel® FPGAs Device Support
DSP Builder Advanced blockset supports the following device families:
- Intel® Arria® 10
- Intel® Agilex™ 7
- Cyclone V
- Intel® Cyclone® 10 GX
- Intel® Cyclone® 10 LP
- Cyclone IV E
- Cyclone IV GX
- Intel® MAX® 10
- Intel® Stratix® 10
For designs targeting Cyclone V, Cyclone 10 LP, Cyclone IV E, Cyclone IV GX and Intel MAX 10 devices, compile the generated RTL with Intel Quartus Prime Standard edition. Before running DSP Builder, set QUARTUS_ROOTDIR to refer to an Intel Quartus Prime Standard installation. Then the various Intel Quartus Prime related features in DSP Builder use that Intel Quartus Prime Standard installation.