Cyclone® V Hard Processor System Technical Reference Manual

ID 683126
Date 8/28/2023
Public
Document Table of Contents

24.5. Timer Address Map and Register Definitions

The address map and register definitions for the HPS-FPGA bridges consist of the following regions:

  • OSC1 Timer Module 0
  • OSC1 Timer Module 1
  • SP Timer Module 0
  • SP Timer Module 1