Cyclone® V Hard Processor System Technical Reference Manual

ID 683126
Date 8/28/2023
Public
Document Table of Contents

28.2.4. Peripheral FPGA Clocks

Table 226.   Peripheral FPGA Clock Parameters
Parameter Name Parameter Description
EMAC 0 (emac0_md_clk clock frequency) If EMAC 0 peripheral is routed to FPGA, use the input field to specify EMAC 0 MDIO clock frequency
EMAC 0 (emac0_gtx_clk clock frequency) If EMAC 0 peripheral is routed to FPGA, use the input field to specify EMAC 0 transmit clock frequency
EMAC 1 (emac1_md_clk clock frequency) If EMAC 1 peripheral is routed to FPGA, use the input field to specify EMAC 1 MDIO clock frequency
EMAC 1 (emac1_gtx_clk clock frequency) If EMAC 1 peripheral is routed to FPGA, use the input field to specify EMAC 1 transmit clock frequency
QSPI (qspi_sclk_out clock frequency) If QSPI peripheral is routed to FPGA, use the input field to specify QSPI serial clock frequency
SPIM 0 (spim0_sclk_out clock frequency) If SPI master 0 peripheral is routed to FPGA, use the input field to specify SPI master 0 output clock frequency
SPIM 1 (spim1_sclk_out clock frequency) If SPI master 1 peripheral is routed to FPGA, use the input field to specify SPI master 1 output clock frequency
I2C0 (i2c0_clk clock frequency) If I2C 0 peripheral is routed to FPGA, use the input field to specify I2C 0 output clock frequency
I2C1 (i2c1_clk clock frequency) If I2C 1 peripheral is routed to FPGA, use the input field to specify I2C 1 output clock frequency
I2C2 (i2c2_clk clock frequency) If I2C 2 peripheral is routed to FPGA, use the input field to specify I2C 2 output clock frequency
I2C3 (i2c3_clk clock frequency) If I2C 3 peripheral is routed to FPGA, use the input field to specify I2C 3 output clock frequency