Cyclone® V Hard Processor System Technical Reference Manual

ID 683126
Date 8/28/2023
Public
Document Table of Contents

28.2.3. PLL Reference Clocks

Table 225.  PLL Reference Clock Parameters

Parameter Name

Parameter Description

Clock Interface Name

Enable FPGA-to-HPS peripheral PLL reference clock

Enable the interface for FPGA fabric to supply reference clock to HPS peripheral PLL

f2h_periph_ref_clock

Enable FPGA-to-HPS SDRAM PLL reference clock

Enable the interface for FPGA fabric to supply reference clock to HPS SDRAM PLL

f2h_sdram_ref_clock