Visible to Intel only — GUID: upa1557106847010
Ixiasoft
Visible to Intel only — GUID: upa1557106847010
Ixiasoft
5.2.2.5. PLL Feature Guidelines
Number | Done? | Checklist Item |
---|---|---|
1 | Enable PLL features and check settings in the parameter editor. |
Based on your system requirements, define the required clock frequencies for your FPGA design, and the input frequencies available to the FPGA. Use these specifications to determine your PLL scheme. Use the Intel® Quartus® Prime parameter editor to enter your settings in IOPLL Intel FPGA IP core, and check the results to verify whether particular features and input/output frequencies can be implemented in a particular PLL.
You can use I/O PLLs to reduce the number of oscillators required on the board, as well as to reduce the clock pins used in the FPGA by synthesizing multiple clock frequencies from a single reference clock source.
Intel Agilex® 7 device PLLs are feature rich, and support advanced capabilities such as clock feedback modes, switchover, dynamic reconfiguration, and dynamic phase shifting.