Video and Vision Processing Suite Intel® FPGA IP User Guide

ID 683329
Date 9/30/2022

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents
1. About the Video and Vision Processing Suite 2. Getting Started with the Video and Vision Processing IPs 3. Video and Vision Processing IPs Functional Description 4. Video and Vision Processing IP Interfaces 5. Video and Vision Processing IP Registers 6. Video and Vision Processing IPs Software Programming Model 7. Protocol Converter Intel® FPGA IP 8. 3D LUT Intel® FPGA IP 9. AXI-Stream Broadcaster Intel® FPGA IP 10. Chroma Key Intel® FPGA IP 11. Chroma Resampler Intel® FPGA IP 12. Clipper Intel® FPGA IP 13. Clocked Video Input Intel® FPGA IP 14. Clocked Video to Full-Raster Converter Intel® FPGA IP 15. Clocked Video Output Intel® FPGA IP 16. Color Space Converter Intel® FPGA IP 17. Deinterlacer Intel® FPGA IP 18. FIR Filter Intel® FPGA IP 19. Frame Cleaner Intel® FPGA IP 20. Full-Raster to Clocked Video Converter Intel® FPGA IP 21. Full-Raster to Streaming Converter Intel® FPGA IP 22. Generic Crosspoint Intel® FPGA IP 23. Genlock Signal Router Intel® FPGA IP 24. Guard Bands Intel® FPGA IP 25. Interlacer Intel® FPGA IP 26. Mixer Intel® FPGA IP 27. Pixels in Parallel Converter Intel® FPGA IP 28. Scaler Intel® FPGA IP 29. Stream Cleaner Intel® FPGA IP 30. Switch Intel® FPGA IP 31. Tone Mapping Operator Intel® FPGA IP 32. Test Pattern Generator Intel® FPGA IP 33. Video Frame Buffer Intel® FPGA IP 34. Video Streaming FIFO Intel® FPGA IP 35. Video Timing Generator Intel® FPGA IP 36. Warp Intel® FPGA IP 37. Design Security 38. Document Revision History for Video and Vision Processing Suite User Guide

23.1.2. Genlock Signal Router IP Performance and Resources

Intel provides resource and utilization data for guidance. The IP resource usage depends on the device family, number of supported inputs and output ports, and input interface type.

Table 332.  Genlock Signal Router IP Performance and ResourcesThe table shows ALM usage and fMAX for a design with 4 input interfaces and 4 output interfaces. All the interfaces are Intel video streaming full-raster interfaces with 10-bit per sample, 3 color planes and 2 pixels in parallel.
Target Device ALMs M20Ks fMAX MHz

Intel Agilex (AGFA012R24A2E2V)

429 0 1000

Intel Arria 10 (10AS066H1F34E1HG)

405 0 645

Intel Cyclone 10 GX (10CX220YF672E5G)

402 0 645

Intel Stratix 10 (1SX280LN2F43E1VG)

428 0 994

Did you find the information on this page useful?

Characters remaining:

Feedback Message