Visible to Intel only — GUID: nfa1441436103207
Ixiasoft
1. Quick Start Guide
2. 10M/100M/1G/10G Ethernet Design Example for Intel® Arria® 10 Devices
3. 1G/10G Ethernet Design Example for Intel® Arria® 10 Devices
4. 10GBASE-R Ethernet Design Example for Intel® Arria® 10 Devices
5. 1G/2.5G Ethernet Design Example for Intel® Arria® 10 Devices
6. 1G/2.5G/10G Ethernet Design Example for Intel® Arria® 10 Devices
7. 10M/100M/1G/2.5G/5G/10G (USXGMII) Ethernet Design Example for Intel® Arria® 10 Devices
8. Interface Signals Description
9. Configuration Registers Description
10. Low Latency Ethernet 10G MAC Intel® Arria® 10 FPGA IP Design Example User Guide Archives
11. Document Revision History for the Low Latency Ethernet 10G MAC Intel® Arria® 10 FPGA IP Design Example User Guide
Visible to Intel only — GUID: nfa1441436103207
Ixiasoft
2.7. Configuration Registers
You can access the 32-bit configuration registers of the design components through the Avalon® memory-mapped interface.
Byte Offset | Block |
---|---|
0x00_0000 | Client logic |
0x00_F000 | Reserved |
0x01_0000 | Master TOD |
Channel 0 | |
0x02_0000 | Reserved |
0x02_4000 | PHY |
0x02_7800 | 10G TOD |
0x02_7900 | 1G TOD |
0x02_8000 | LL 10GbE MAC |
Channel 1 | |
0x03_0000 | Reserved |
0x03_4000 | PHY |
0x03_7800 | 10G TOD |
0x03_7900 | 1G TOD |
0x03_8000 | LL 10GbE MAC |
.. and so forth up to Channel 11. | |
0x0E_0000 onwards | Client Logic |
Related Information