Low Latency Ethernet 10G MAC Intel® Arria® 10 FPGA IP Design Example User Guide

ID 683063
Date 1/11/2022
Public
Document Table of Contents

5.2. Hardware and Software Requirements

Intel uses the following hardware and software to test the design example in a Linux system:

  • Intel® Quartus® Prime Pro Edition software (Partial Reconfiguration Ready)
  • ModelSim® -AE, ModelSim® -SE, NCSim (Verilog only), VCS, and Xcelium* ( Intel® Quartus® Prime Pro Edition only) simulators
  • For hardware testing:
    • Intel® Arria® 10 GX Signal Integrity Development Board (10AX115S3F45E2SGE3)—for the design example with the IEEE 1588v2 feature
    • Intel® Arria® 10 GX Signal Integrity Development Board (10AX115S4F45E3SGE3)—for the design example without the IEEE 1588v2 feature
Note: Partial Reconfiguration Ready feature is supported from Intel® Quartus® Prime Pro Edition software version 17.0 onwards.