Intel® Stratix® 10 Hard Processor System Component Reference Manual
ID
683516
Date
12/14/2022
Public
A newer version of this document is available. Customers should click here to go to the newest version.
3.1. Simulation Flows
3.2. Clock and Reset Interfaces
3.3. FPGA-to-HPS AXI* Slave Interface
3.4. HPS-to-FPGA AXI* Master Interface
3.5. Lightweight HPS-to-FPGA AXI* Master Interface
3.6. HPS-to-FPGA MPU Event Interface
3.7. Interrupts Interface
3.8. HPS-to-FPGA Debug APB Interface
3.9. FPGA-to-HPS System Trace Macrocell Hardware Event Interface
3.10. HPS-to-FPGA Cross-Trigger Interface
3.11. HPS-to-FPGA Trace Port Interface
3.12. FPGA-to-HPS DMA Handshake Interface
3.13. General Purpose Input Interface
3.14. EMIF Conduit
3.15. Simulating the HPS Component Revision History
2.3. HPS Clocks and Resets
HPS Clocks and Reset is the second of five tabs in the HPS component and is made up of three tabs: Input Clocks, Internal Clocks and Output Clocks, and Resets.