GTS Transceiver PHY User Guide

ID 817660
Date 4/01/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

2.2.2. Use Scenario Rules

There are design rules that you must follow for the use scenarios described in the table below:
Table 4.  Design Rules Associated for Specific Use Scenarios
Use Scenarios Design Rules
Multiple interfaces within a GTS transceiver bank using the FEC block 8 All FEC enabled interfaces within a GTS transceiver bank must be clocked by the same system PLL.
Independent simplex TX and simplex RX interfaces placed in same channel (dual-simplex mode) 9 Both TX and RX interfaces:
  • If not using PMA clocking, must be clocked by the same System PLL.
  • FEC is not supported in dual-simplex mode.
  • Must share one Avalon® memory-mapped interface to access the channel. Enable arbiter logic if you need independent Avalon® memory-mapped interface access to the simplex TX and simplex RX interfaces placed in same channel.
Multiple lanes bonded to single link When bonded channels use a system PLL, they must all use the same system PLL.
8 Refer to FEC Architecture for details of the FEC core.
9 Dual-simplex mode is planned to be supported in a future Quartus® Prime Pro Edition software release.