GTS Transceiver PHY User Guide

ID 817660
Date 4/01/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

3.10.4.1. Accessing GTS PMA and FEC Direct PHY Soft CSR Registers

For the GTS PMA and FEC Direct PHY Soft CSR registers, you can directly use the offset address shown in the GTS PMA/FEC Direct PHY Intel FPGA IP register map. For example, to monitor the TX PLL lock status, you must use address 0x810.