Intel® Arria® 10 and Intel® Cyclone® 10 GX Avalon® Memory-Mapped (Avalon-MM) Interface for PCI Express* User Guide

ID 683724
Date 11/29/2023
Public
Document Table of Contents

7.2.1.1. coreclkout_hip

Table 67.  Application Layer Clock Frequency for All Combinations of Link Width, Data Rate and Application Layer Interface WidthsThe coreclkout_hip signal is derived from pclk. The following table lists frequencies for coreclkout_hip, which are a function of the link width, data rate, and the width of the Application Layer to Transaction Layer interface. The frequencies and widths specified in this table are maintained throughout operation. If the link downtrains to a lesser link width or changes to a different maximum link rate, it maintains the frequencies it was originally configured for as specified in this table. (The Hard IP throttles the interface to achieve a lower throughput.)

Link Width

Maximum Link Rate

Avalon Interface Width

coreclkout_hip

×1

Gen1

64 62.5 MHz6

×1

Gen1

64

125 MHz

×2

Gen1

64

125 MHz

×4

Gen1

64

125 MHz

×2

Gen2 64

125 MHz

×4

Gen2

128

125 MHz

×1

Gen1

64 62.5 MHz7

×1

Gen1

64

125 MHz

×2

Gen1

64

125 MHz

×4

Gen1

64

125 MHz

×8

Gen1

64

250 MHz

×8

Gen1

128

125 MHz

×1

Gen2 64

125 MHz

×2

Gen2 64

125 MHz

×4

Gen2

64

250 MHz

×4

Gen2

128

125 MHz

×8

Gen2

128

250 MHz

×8

Gen2

256

125 MHz

×1

Gen3 64

125 MHz

×2

Gen3 64

125 MHz

×2

Gen3 128 125 MHz

×2

Gen3 64

250 MHz

×4

Gen3

128

250 MHz

×4

Gen3

256

125 MHz

×8

Gen3

256

250 MHz

6 This mode saves power
7 This mode saves power