Visible to Intel only — GUID: bhc1410942161162
Ixiasoft
1. About the PHY Lite for Parallel Interfaces IP
2. PHY Lite for Parallel Interfaces Intel® FPGA IP for Agilex™ 5 E-Series Devices
3. PHY Lite for Parallel Interfaces Intel® FPGA IP for Agilex™ 7 M-Series Devices
4. PHY Lite for Parallel Interfaces Intel® FPGA IP for Agilex™ 7 F-Series and I-Series Devices
5. PHY Lite for Parallel Interfaces Intel® FPGA IP for Stratix® 10 Devices
6. PHY Lite for Parallel Interfaces Intel® FPGA IP for Arria® 10 and Cyclone® 10 GX Devices
7. PHY Lite for Parallel Interfaces Intel® FPGA IP User Guide Document Archives
8. Document Revision History for the PHY Lite for Parallel Interfaces Intel® FPGA IP User Guide
5.5.6.4.1. Timing Closure: Dynamic Reconfiguration
5.5.6.4.2. Timing Closure: Input Strobe Setup and Hold Delay Constraints
5.5.6.4.3. Timing Closure: Output Strobe Setup and Hold Delay Constraints
5.5.6.4.4. Timing Closure: Non Edge-Aligned Input Data
5.5.6.4.5. I/O Timing Violation
5.5.6.4.6. Internal FPGA Path Timing Violation
6.5.6.4.1. Timing Closure: Dynamic Reconfiguration
6.5.6.4.2. Timing Closure: Input Strobe Setup and Hold Delay Constraints
6.5.6.4.3. Timing Closure: Output Strobe Setup and Hold Delay Constraints
6.5.6.4.4. Timing Closure: Non Edge-Aligned Input Data
6.5.6.4.5. I/O Timing Violation
6.5.6.4.6. Internal FPGA Path Timing Violation
Visible to Intel only — GUID: bhc1410942161162
Ixiasoft
6.7.1. Implementation using the PHY Lite for Parallel Interfaces Intel® FPGA IP
You can configure the PHY Lite for Parallel Interfaces Intel® FPGA IP to support multiple groups (maximum 48 I/O pins each).
The following lists the possible implementations:
- Instantiates one PHY Lite for Parallel Interfaces Intel® FPGA IP with two groups
- Bidirectional type for DQ and DQS signals
- Output type for Addr/Cmd signals
Note: Each group in the PHY Lite for Parallel Interfaces Intel® FPGA IP can have 48 I/Os, and the IP supports up to 18 groups.
Figure 177. General Tab Settings
Figure 178. Group 0 Settings (Bidirectional Type for DQ and DQS)
Figure 179. Group 1 Settings (Output Type for Addr/Cmd)