Visible to Intel only — GUID: qcn1689205752850
Ixiasoft
1. About the PHY Lite for Parallel Interfaces IP
2. PHY Lite for Parallel Interfaces Intel® FPGA IP for Agilex™ 5 E-Series Devices
3. PHY Lite for Parallel Interfaces Intel® FPGA IP for Agilex™ 7 M-Series Devices
4. PHY Lite for Parallel Interfaces Intel® FPGA IP for Agilex™ 7 F-Series and I-Series Devices
5. PHY Lite for Parallel Interfaces Intel® FPGA IP for Stratix® 10 Devices
6. PHY Lite for Parallel Interfaces Intel® FPGA IP for Arria® 10 and Cyclone® 10 GX Devices
7. PHY Lite for Parallel Interfaces Intel® FPGA IP User Guide Document Archives
8. Document Revision History for the PHY Lite for Parallel Interfaces Intel® FPGA IP User Guide
5.5.6.4.1. Timing Closure: Dynamic Reconfiguration
5.5.6.4.2. Timing Closure: Input Strobe Setup and Hold Delay Constraints
5.5.6.4.3. Timing Closure: Output Strobe Setup and Hold Delay Constraints
5.5.6.4.4. Timing Closure: Non Edge-Aligned Input Data
5.5.6.4.5. I/O Timing Violation
5.5.6.4.6. Internal FPGA Path Timing Violation
6.5.6.4.1. Timing Closure: Dynamic Reconfiguration
6.5.6.4.2. Timing Closure: Input Strobe Setup and Hold Delay Constraints
6.5.6.4.3. Timing Closure: Output Strobe Setup and Hold Delay Constraints
6.5.6.4.4. Timing Closure: Non Edge-Aligned Input Data
6.5.6.4.5. I/O Timing Violation
6.5.6.4.6. Internal FPGA Path Timing Violation
Visible to Intel only — GUID: qcn1689205752850
Ixiasoft
2.5.1. Generate the Design Example
To generate a design example, click Generating Example Design in the IP Parameter Editor.
The software generates a user-defined directory in which the design example files reside.
There are two variants of design example available for PHY Lite for Parallel Interfaces Intel® FPGA IP for Agilex™ 5 E-Series devices:
- Without dynamic reconfiguration
- With dynamic reconfiguration
The following table describes the generated .qsys design files for design example with and without dynamic reconfiguration.
Design Example Variant | Design File | Description | |
---|---|---|---|
Dynamic Reconfiguration | On | ed_synth.qsys (synthesis only) | Consists of PHY Lite for Parallel Interfaces IP instance with Calibration IP. |
ed_sim.qsys (simulation only) | Consists of PHY Lite for Parallel Interfaces IP instance with Calibration IP, IOSSM Tester, Tester Core, and Tester I/O | ||
Off | ed_synth.qsys (synthesis only) | Consists of PHY Lite for Parallel Interfaces IP instance. | |
ed_sim.qsys (simulation only) | Consists of PHY Lite for Parallel Interfaces IP instance with Tester Core and Tester I/O. |