Visible to Intel only — GUID: bhc1410931518974
Ixiasoft
Visible to Intel only — GUID: bhc1410931518974
Ixiasoft
5.2. PCS Configuration Register Space
If you instantiate the IP using the IP Catalog flow, use word addressing to access the register spaces. When you instantiate MAC and PCS variations, map the PCS registers to the respective dword offsets in the MAC register space by adding the PCS word offset to the offset of the first PCS. For example,
- In the PCS only variation, you can access the if_mode register at word offset 0x14.
- In the fMAC and PCS variations, map the if_mode register to the MAC register space:
- Offset of the first PCS register = 0x80
- if_mode word offset = 0x14
- if_mode dword offset = 0x80 + 0x14 = 0x94
If you instantiate the MAC and PCS variation using the Platform Designer system, access the register spaces using byte addressing. Convert the dword offsets to byte offsets by multiplying the dword offsets by 4. For example,
- For MAC registers:
- comand_config dword offset = 0x02
- comand_config byte offset = 0x02 × 4 = 0x08
- For PCS registers, map the registers to the dword offsets in the MAC register space before you convert the dword offsets to byte offsets:
- if_mode word offset = 0x14
- if_mode dword offset = 0x80 + 0x14 = 0x94
- if_mode byte offset = 0x94 × 4 = 0x250
Word Offset |
Register Name | R/W | Description | HW Reset |
---|---|---|---|---|
0x00 | control | RW | PCS control register. Use this register to control and configure the PCS function. For the bit description, see Control Register (Word Offset 0x00). | 0x1140 |
0x01 | status | RO | Status register. Provides information on the operation of the PCS function. | 0x0089 |
0x02 | phy_identifier | RO | 32-bit PHY identification register. This register is set to the value of the PHY ID parameter. Bits 31:16 are written to word offset 0x02. Bits 15:0 are written to word offset 0x03. | 0x0101 |
0x03 | 0x0101 | |||
0x04 | dev_ability | RW | Use this register to advertise the device abilities to a link partner during auto-negotiation. In SGMII MAC mode, the PHY does not use this register during auto-negotiation. For the register bits description in 1000BASE-X and SGMII mode, see 1000BASE-X and SGMII PHY Mode Auto Negotiation. | 0x01A0 |
0x05 | partner_ability | RO | Contains the device abilities advertised by the link partner during auto-negotiation. For the register bits description in 1000BASE-X and SGMII mode, refer to 1000BASE-X and SGMII PHY Mode Auto Negotiation, respectively. | 0x0000 |
0x06 | an_expansion | RO | Auto-negotiation expansion register. Contains the PCS function capability and auto-negotiation status. | 0x0000 |
0x07 | device_next_page | RO | The PCS function does not support these features. These registers are always set to 0x0000 and any write access to the registers is ignored. | 0x0000 |
0x08 | partner_next_page | 0x0000 | ||
0x09 | master_slave_cntl | 0x0000 | ||
0x0A | master_slave_stat | 0x0000 | ||
0x0B – 0x0E | Reserved | — | — | — |
0x0F | extended_status | RO | The PCS function does not implement extended status registers. | — |
Specific Extended Registers | ||||
0x10 | scratch | RW | Scratch register. Provides a memory location to test register read and write operations. | 0x0000 |
0x11 | rev | RO | The PCS function revision. Always set to the current version of the IP. | <IP version number> |
0x12 | link_timer | RW | 21-bit auto-negotiation link timer. Set the link timer value from 0 to 16 ms in 8 ns steps (125 MHz clock periods). The reset value sets the link timer to 10 ms.
|
0x8968 |
0x13 | 0x0009 | |||
0x14 | if_mode | RW | Interface mode. Use this register to specify the operating mode of the PCS function; 1000BASE-X or SGMII. | 0 |
0x17 – 0x1F | Reserved | — | — | 0 |