Triple-Speed Ethernet Intel® FPGA IP User Guide

ID 683402
Date 7/22/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

6.1.11.7. IEEE 1588v2 PHY Path Delay Interface Signals

Table 103.  IEEE 1588v2 PHY Path Delay Interface Signals
Signal I/O Width Description
tx_path_delay_data I 22 Use this bus to carry the path delay on the transmit datapath. The delay is measured between the physical network and MII/GMII to adjust the egress timestamp.

Bits 0 to 9—Fractional number of clock cycles

Bits 10 to 21—Number of clock cycles

rx_path_delay_data I 22 Use this bus to carry the path delay on the receive datapath. The delay is measured between the physical network and MII/GMII to adjust the ingress timestamp.

Bits 0 to 9—Fractional number of clock cycles

Bits 10 to 21—Number of clock cycles